As15 F
As15 F
As15 F
ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and
advise customers to obtain the latest version of relevant information to verify before placing orders.
5V
VIN VTT
+3V~28V VDDQ/2
Q1 ROC
VDDQ LOUT
DDR VREF
PWM
Q2 LDO
REFIN
RTOP
MODE RGND
RMODE
S3 S5
APW
APW8819 QB : 8819 XXXXX - Date Code
XXXXX
Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which
are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for
MSL classification at lead-free peak reflow temperature. ANPEC defines “Green” to mean lead-free (RoHS compliant) and halogen
free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by
weight).
Pin Configuration
M O D E 19
M O D E 16
P O K 20
O C 18
O C 15
S 3 17
S 5 16
S5 13
S 3 14
VTTSNS 1 15 BOOT POK 1 12 BOOT
VLDOIN 2 14 UGATE
VLDOIN 2 11 UGATE
VTT 3 13 PHASE GND
VTT 3 10 PHASE
VTTGND 4 12 VCC
VTTREF 5 11 LGATE VTTREF 4 9 VCC
5 VR EF
6 REFIN
7 VD D QSN S
8 LGATE
6 VREF
7 GND
8 R E FIN
9 VDDQSNS
10 P G N D
Note 3: θJA is measured with the component mounted on a high effective the thermal conductivity test board in free air. The exposed
pad of package is soldered directly on the PCB.
Electrical Characteristics
Refer to the typical application circuits. These specifications apply over V VCC=V BOOT=5V, V IN=12V and T A= -40 ~ 85 °C, unless
otherwise specified. Typical values are at TA=25°C.
APW8819
Symbol Parameter Test Conditions Unit
Min. Typ. Max.
SUPPLY CURRENT
IVCC VCC Supply Current TA = 25oC, VS3 = VS5 = 5V, no load - 1.2 1.5 mA
IVCCSTB VCC Standby Current TA = 25oC, VS3 = 0V, VS5 = 5V, no load - 740 850 µA
µA
o
IVCCSDN VCC Shutdown Current TA =25 C, VS3 = VS5 = 0V, no load - 0.1 1
o
ILDOIN LDOIN Supply Current TA = 25 C, VS3 = VS5 = 5V, no load 0.3 0.6 1 mA
ILDOINSTB LDOIN Standby Current TA = 25oC, VS3 = 0V, VS5 = 5V, no load - 0.1 10
µA
ILDOINSDN LDOIN Shutdown Current TA = 25oC, VS3 = VS5 = 0V, no load - 0.1 1
POWER-ON-RESET
VCC POR Threshold VCC Rising 4.15 4.3 4.45 V
VCC POR Hysteresis - 100 - mV
VTT OUTPUT
IVREF=30µA, TA=25oC - 1.8 - V
VVREF VREF Output Voltage
0uA<IVREF<300uA, TA= -40oC~85oC 1.782 - 1.8144 V
APW8819
Symbol Parameter Test Conditions Unit
Min. Typ. Max.
VTT OUTPUT
VLDOIN = VVDDQSNS = 1.8V - 0.9 -
VVTT VTT Output Voltage V
VLDOIN = VVDDQSNS = 1.5V - 0.75 -
VLDOIN = VVDDQSNS = 1.8V, VVDDQSNS/2 - VVTT,
-20 - 20
IVTT = 0A
VLDOIN = VVDDQSNS = 1.8V, VVDDQSNS/2 - VVTT,
-30 - 30
IVTT = 1.5A
VVTT VTT Output Tolerance mV
VLDOIN = VVDDQSNS = 1.5V, VVDDQSNS/2 - VVTT,
-20 - 20
IVTT = 0A
VLDOIN = VVDDQSNS = 1.5V, VVDDQSNS/2 - VVTT,
-30 - 30
IVTT = 1.5A
Sourcing Current (VLDOIN = 1.8V) 2 2.2 3
A
Sinking Current (VLDOIN = 1.8V) -2 -2.2 -3
ILIM Current-Limit
Sourcing Current (VLDOIN = 1.5V) 2 2.2 3
A
Sinking Current (VLDOIN = 1.5V) -2 -2.2 -3
IVTTLK VTT Leakage Current VVTT = 1.25V, VS3 = 0V, VS5 = 5V, TA = 25oC -1.0 - 1.0 µA
µA
o
IVTTSNSLK VTTSNS Leakage Current VVTT = 1.25V, TA = 25 C -1.00 0.01 1.00
VVTT = 0.5V, VS3 = VS5 = 0V, TA = 25oC,
IVTTDIS VTT Discharge Current - 7.8 - mA
VVREF = 0V
VTTREF OUTPUT
VLDOIN = VVDDQSNS = 1.8V, VVDDQSNS/2 - 0.9 -
VVTTREF VTTREF Output Voltage V
VLDOIN = VVDDQSNS = 1.5V, VVDDQSNS/2 - 0.75 -
-10mA < IVTTREF < 10mA, VVDDQSNS/2 - VVTTREF
-18 - +18
VLDOIN = VVTTREF =1.8V
VTTREF Tolerance mV
-10mA < IVTTREF < 10mA, VVDDQSNS/2 - VVTTREF
-15 - +15
VLDOIN = VVDDQSNS = 1.5V
IVTTREF VTTREF Source Current VVTTREF = 0V -10 -25 -40 mA
IVTTREF VTTREF Sink Current VVTTREF = VVDDQSNS 10 25 40 mA
IVTTREFDIS VTTREF Discharge Current TA = 25oC , S3=S5=0V, VVTTREF = 0.5V - 2.6 - mA
VDDQ OUTPUT
VVDDQ VDDQ Output Voltage VREFIN = 1.8V - 1.8 - V
VDDQSNS Regulation Voltage o
TA = 25 C, VREFIN = 1.8V, No Load -15 - 15 mV
Tolerance to REFIN
IVDDQSNS VDDQSNS Input Current VVDDQSNS=1.8V - 12 - µA
IREFIN REFIN Input Current VREFIN=1.8V -0.1 - 0.1 µA
VS3 = VS5 = 0V, VVDDQSNS = 0.5V, MODE Pin Pulled
VDDQ Discharge Current - 12 - mA
Down to GND Through 47kΩ (Non-Tracking)
VS3 = VS5 = 0V, VVDDQSNS = 0.5V, MODE Pin
LDOIN Discharge Current - 1000 - mA
Pulled Down to GND Through 100kΩ (Tracking)
APW8819
Symbol Parameter Test Conditions Unit
Min. Typ. Max.
PWM CONTROLLERS
VIN=12V, VVDDQSNS=1.8V, RMODE=100 kΩ 270 300 330 kHz
FSW Operating Frequency
VIN=12V, VVDDQSNS=1.8V, RMODE=200 kΩ 360 400 440 kHz
TSS Internal Soft Start Time S5 is High to VOUT Regulation 0.9 1.2 1.5 ms
TOFF(MIN) Minimum off Time 350 450 550 ns
TON(MIN) Minimum on Time 80 110 140 ns
Zero-Crossing Threshold -9.5 0.5 10.5 mV
VDDQ PROTECTIONS
TA = 25oC 9 10 11 µA
OC Pin Source Current Temperature Coefficient,
- 4500 - ppm/ oC
On The Basis of 25 οC
(VOC – VPGND) – (VPGND – VPHASE),
OCP Comparator Offset -10 0 +10 mV
VOC – VPGND = 60mV
VDDQ Current Limit Setting Range VOC-VPGND 0.2 - 3 V
VDDQ OVP Trip Threshold VVDDQ Rising 120 125 130 %
VDDQ OVP Debounce Delay VVDDQ Rising, DV=10mV - 2 - µs
VDDQ UVP Trip Threshold VVDDQ Falling 40 50 60 %
VDDQ UVP Trip Hysteresis - 3 - %
VDDQ UVP Debounce - 16 - µs
VDDQ UVP Enable Delay 2 2.4 2.8 ms
POK
POK in from Lower (POK Goes High) 87 90 93 %
VPOK POK Threshold
POK Out from Normal (POK Goes Low) 120 125 130 %
IPOK POK Leakage Current VPOK=5V - 0.1 1.0 µA
POK Sink Current VPOK=0.5V 2.5 7.5 - mA
POK Enable Delay Time S5 High to POK High 2 2.4 2.8 ms
POK Delay Time Delay for POK In - 63 - µs
GATE DRIVERS
UGATE Pull-Up Resistance BOOT-UGATE=0.5V - 1.5 3 Ω
UGATE Sink Resistance UGATE-PHASE=0.5V - 0.7 1.8 Ω
LGATE Pull-Up Resistance VCC-LGATE=0.5V - 1 2.2 Ω
LGATE Sink Resistance LGATE-PGND=0.5V - 0.5 1.2 Ω
UGATE to LGATE Dead time UGATE falling to LGATE rising, no load - 20 - ns
LGATE to UGATE Dead time LGATE falling to UGATE rising, no load - 20 - ns
APW8819
Symbol Parameter Test Conditions Unit
Min. Typ. Max.
BOOTSTRAP SWITCH
VF RON VVCC - VBOOT, IF = 10mA, TA = 25oC - 0.5 0.8 V
VBOOT = 30V, VPHASE = 25V, VVCC = 5V,
IF Reverse Leakage - - 0.5 µA
TA = 25oC
LOGIC THRESHOLD
VIH S3, S5 High Threshold Voltage S3, S5 Rising 1.6 - - V
VIL S3, S5 Low Threshold Voltage S3, S5 Falling - - 0.9 V
IILEAK Logic Input Leakage Current VS3 = VS5 = 5V, TA =25oC -1 - 1 µA
IMODE MODE Source Current 14 15 16 µA
MODE = 0 - - 0.829
MODE = 1 0.879 - 1.202
VTHMODE MODE Threshold Voltage MODE = 2 1.262 - 1.76 V
MODE = 3 1.84 - 1.95
MODE = 4 VCC-1 - -
THERMAL SHUTDOWN
o
TSD Thermal Shutdown Temperature TJ Rising - 160 - C
o
Thermal Shutdown Hysteresis - 25 - C
1.52 1.83
1.82
1.51
1.81
1.50 1.8
1.79
1.49
1.78
1.48 1.77
-40 -20 0 20 40 60 80 100 120 -40 -20 0 20 40 60 80 100 120
Junction Temperature, TJ (oC) Junction Temperature, TJ (°C)
1.6
Supply Current, IVCC (mA)
0.8
1.2
0.6
0.8
0.4
0.4
0.2
S3=S5=5V
0
0
-40 -20 0 20 40 60 80 100 120 -40 -20 0 20 40 60 80 100 120
Junction Temperature, TJ (°C) Junction Temperature, TJ (°C)
320
0.8
Switching Frequency,FSW
Supply Current, IVCC (mA)
310
0.6
(KHz)
300
0.4
290
0.2
280
S3=0V, S5=5V Frequency Setting : 300kHz
0 270
-40 -20 0 20 40 60 80 100 120 -40 -20 0 20 40 60 80 100 120
Junction Temperature, TJ (°C) Junction Temperature, TJ (°C)
18 14
12 4
2
10 0
-40 -20 0 20 40 60 80 100 120 -40 -20 0 20 40 60 80 100 120
Junction Temperature, TJ (°C) Junction Temperature, TJ (°C)
Operating Waveforms
Operating Waveforms
Operating Waveforms
Pin Description
NO.
NAME FUNCTION
QFN-20 TQFN-16
Voltage sense input for the VTT LDO. Connect to plus terminal of the VTT LDO output
1 - VTTSNS
capacitor.
2 2 VLDOIN Supply voltage input for the VTT LDO.
3 3 VTT Power output for the VTT LDO.
4 - VTTGND Power ground output for the VTT LDO.
5 4 VTTREF VTTREF buffered reference output.
1.8V Reference Output. A recommended capacitor with a value of 0.1uF should be attached
6 5 VREF
to the VREF terminal.
Thermal Signal ground for the PWM controller and VTT LDO. Connect to minus terminal of the VTT
7 GND
Pad LDO output capacitor.
Reference input for VDDQ. Programmed by the resistor-divider connected between VREF
8 6 REFIN
and GND.
VDDQ reference input for VTT and VTTREF. Power supply for the VTTREF. Discharge
9 7 VDDQSNS current sinking terminal for VDDQ non-tracking discharge. Output voltage feedback input for
VDDQ output if VDDQSET pin is connected to VCC or GND.
Power ground of the LGATE low-side MOSFET driver. Connect the pin to the Source of the
10 - PGND low-side MOSFET. Also it is current sense comparator positive input terminal and the
ground of power good circuit.
Output of the low-side MOSFET driver for PWM. Connect this pin to Gate of the low-side
11 8 LGATE
MOSFET. Swings from PGND to VCC.
12 9 VCC Filtered 5V power supply input for internal control circuitry.
Junction point of the high-side MOSFET Source, output filter inductor and the low-side
13 10 PHASE MOSFET Drain. Connect this pin to the Source of the high-side MOSFET. PHASE serves as
the lower supply rail for the UGATE high-side gate driver.
Output of the high-side MOSFET driver for PWM. Connect this pin to Gate of the high-side
14 11 UGATE
MOSFET.
Supply Input for the UGATE Gate Driver and an internal level-shift circuit. Connect to an
15 12 BOOT external capacitor and diode to create a boosted voltage suitable to drive a logic-level
N-channel MOSFET.
16 13 S5 S5 signal input.
17 14 S3 S3 signal input.
Over-current trip voltage setting input for RDS(ON) current sense scheme. Connect resistor to
18 15 OC
GND to set over-current threshold at VOC/8.
19 16 MODE Discharge mode and switching frequency setting pin.
Power-okay output pin. POK is an open drain output used to Indicate the status of the output
20 1 POK
voltage. When VDDQ output voltage is within the target range, it is in high state.
Block Diagram
0.5 x VDDQ
VDDQSNS
VTTREF
VLDOIN
Thermal
Shutdown
S3
S3,S5 Control Logic Current Limit
VTT
S5
VTTSNS
VTTGND
0.5 x VDDQ -5/10%
15uA
Discharge
Mode MODE
Selection
OC
10uA
REFIN
7R
Current Limit
125% x REFIN 1R
OV
Error
Comparator
BOOT
UV UGATE
50% x REFIN
PHASE
PWM
PHASE
ZC TON Generator Signal
Controller
VCC
REFIN x 125%
POK
LGATE
Delay PGND
GND
REFIN x 90%
RPOK ROC
RMODE 100 K
100K RVCC
47K
5V
S5 2.2
S3
VIN
VLDOIN
7V~25V
S3
MODE
S5
OC
POK
CVLDOIN CIN
10uF CBOOT
10uF x 2
(MLCC) 0.1uF
(MLCC)
VTTSNS BOOT
VLDOIN UGATE Q1
APM4354 LOUT
1µH
VTT VTT
APW 8819 PHASE VDDQ
CVTT
QFN-20 1.5V/20A
10uF
(MLCC) VTTGND VCC COUT
Q2 330uF(6mΩ)x 2
VTTREF LGATE
APM4354
VDDQSNS
CVCC
REFIN
PGND
VREF
GND
1uF
VTTREF
VDDQ/2
RTOP
10K, 1%
CVTTREF C VREF
0.1 uF 0.1uF
RGND
CREFIN
49K, 1%
0.01uF
Function Description
In PWM operation, the high-side switch on-time is deter-
The APW8819 integrates a synchronous buck PWM con- mined by a switching frequency control circuit in the on-
troller to generate VDDQ, a sourcing and sinking LDO time generator block. The switching frequency control
linear regulator to generate VTT. It provides a complete circuit senses the switching frequency of the high-side
power supply for DDR2 and DDR3 memory system in switch and keeps regulating it at a constant frequency in
20-pin QFN and 16-pin TQFN packages. User defined PWM mode. The design improves the frequency varia-
output voltage is also possible and can be adjustable tion and be more outstanding than a conventional con-
from 0.5V to 2V. Input voltage range of the PWM converter stant on-time controller which has large switching fre-
is 3V to 28V. The converter runs an adaptive on-time PWM quency variation over input voltage, output current and
operation at high-load condition and automatically re- temperature. Both in PFM and PWM, the on-time generator,
duces frequency to keep excellent efficiency down to sev- which senses input voltage on PHASE pin, provides very
eral mA. fast on-time response to input line transients.
The VTT LDO can source and sink up to 1.5A peak cur- Another one-shot sets a minimum off-time (typical:
rent with only 10µF ceramic output capacitor. VTTREF 450ns). The on-time one-shot is triggered if the error com-
tracks VDDQ/2 within 1% of VDDQ. VTT output tracks parator is high, the low-side switch current is below the
VTTREF within 20 mV at no load condition while 40 mV at current-limit threshold, and the minimum off-time one-
full load. The LDO input can be separated from VDDQ shot has timed out.
and optionally connected to a lower voltage by using
Power-On-Reset
VLDOIN pin. This helps reducing power dissipation in
sourcing phase. The APW8819 is fully compatible to A Power-On-Reset (POR) function is designed to prevent
JEDEC DDR2/DDR3 specifications at S3/S5 sleep state wrong logic controls when the VCC voltage is low. The
(see Table 1). When both VTT and VDDQ are disabled, POR function continually monitors the bias supply volt-
the part has two options of output discharge function. age on the VCC pin if at least one of the enable pins is set
The tracking discharge mode discharges VDDQ and VTT high. When the rising VCC voltage reaches the rising
outputs through the internal LDO transistors and then POR voltage threshold (4.3V typical), the POR signal goes
VTT output tracks half of VDDQ voltage during discharge. high and the chip initiates soft-start operations. There is
The non-tracking discharge mode discharges outputs almost no hysteresis to POR voltage threshold (about
using internal discharge MOSFETs that are connected to 100mV typical). When VCC voltage drop lower than 4.2V
VDDQSNS and VTT. The current capability of these dis- (typical), the POR disables the chip.
charge MOSFETs are limited and discharge occurs more
Soft-Start
slowly than the tracking discharge. Selecting non-dis-
charge mode can disable these discharge functions. The APW8819 integrates digital soft-start circuits to ramp
up the output voltage of the converter to the programmed
regulation set point at a predictable slew rate. The slew
Constant-On-Time PWM Controller with Input Feed-For-
rate of output voltage is internally controlled to limit the
ward inrush current through the output capacitors during soft-
The constant on-time control architecture is a pseudo- start process. The figure 1 shows VDDQ soft-start
fixed frequency with input voltage feed-forward. This ar- sequence. When the S5 pin is pulled above the rising S5
chitecture relies on the output filter capacitor’s effective threshold voltage, the switch regulator wait for 400µs and
series resistance (ESR) to act as a current-sense resistor, Mode status is read in this period. And then, the device
so the output ripple voltage provides the PWM ramp signal. initiates a soft-start process to ramp up the output voltage.
In PFM operation, the high-side switch on-time controlled The total soft-start interval is 1.2ms (typical) from S5 goes
by the on-time generator is determined solely by a one- high to VDDQ ramps up to regulation and independent of
shot whose pulse width is inversely proportional to input the UGATE switching frequency.
voltage and directly proportional to output voltage.
1.2ms
VVDDQ Under Voltage Protection
In the process of operation, if a short-circuit occurs, the
output voltage will drop quickly. When load current is big-
S5
ger than current limit threshold value, the output voltage
will fall out of the required regulation range. The under-
voltage continually monitors the setting output voltage
after 2.4ms of PWM operations to ensure startup. If a
load step is strong enough to pull the output voltage lower
VPOK than the under voltage threshold (50% of normal output
Figure 1. Soft-Start Sequence voltage), the internal UVP delay counter begins counting.
After 16µs debounce time, the device turns off both high-
During soft-start stage before the POK pin is ready, the side and low-side MOSEFET with latched and starts a
under voltage protection is prohibited. The over voltage soft-stop process to shut down the output gradually. Tog-
and current limit protection functions are enabled. If the gling VCC power-on-reset signal can only reset it and
output capacitor has residue voltage before startup, both bring the chip back to operation.
low-side and high-side MOSFETs are in off-state until the
internal digital soft start voltage equal the VVDDQ voltage.
This will ensure the output voltage starts from its existing Over-Voltage Protection (OVP)
voltage level. The feedback voltage should increase over 125% of the
The VTT LDO part monitors the output current, both sourc- reference voltage due to the high-side MOSFET failure or
ing and sinking current, and limits the maximum output for other reasons, and the over voltage protection com-
current to prevent damages during current overload or parator designed with a 1.5µs noise filter will force the
short circuit (shorted from VTT to GND or VLDOIN) low-side MOSFET gate driver to be high. This action ac-
conditions. tively pulls down the output voltage.
The VTT LDO provides a soft-start function, using the When the OVP occurs, the POK pin will pull down and
constant current to charge the output capacitor that gives latch-off the converter. This OVP scheme only clamps the
a rapid and linear output voltage rise. If the load current is voltage overshoot, and does not invert the output voltage
above the current limit start-up, the VTT cannot start when otherwise activated with a continuously high output
successfully. from low-side MOSFET driver. It’s a common problem for
APW8819 has an independent counter for each output, OVP schemes with a latch. Once an over-voltage fault
but the POK signal indicates only the status of VDDQ and condition is set, toggling VCC power-on-reset signal can
does not indicate VTT power good externally. only reset it.
INDUCTOR CURRENT
The current-limit circuit employs a “valley” current-sens-
ing algorithm (See Figure 2). The APW8819 uses the
ILIMIT
low-side MOSFET’s RDS(ON) of the synchronous rectifier
as a current-sensing element. If the magnitude of the
IVALLEY
current-sense signal at PHASE pin is above the current
limit threshold, the PWM is not allowed to initiate a new
cycle. The actual peak current is greater than the current
limit threshold by an amount equals to the inductor ripple
0 Time
current. Therefore, the exact current-limit characteristic
Figure 2. Current-Limit Algorithm
and maximum load capability are the functions of the
sense resistance, inductor value, and input voltage. VTT Sink/Source Regulator
The PWM controller uses the low-side MOSFET’s on-
The output voltage at VTT pin tracks the reference voltage
resistance RDS(ON) to monitor the current for protection
applied at VTTREF pin. Two internal N-channel MOSFETs
against shortened outputs. The MOSFET’s RDS(ON) is var-
controlled by separate high bandwidth error amplifiers
ied by temperature and gate to source voltage, the user
regulate the output voltage by sourcing current from
should determine the maximum RDS(ON) in manufacture’s
VLDOIN pin or sinking current to GND pin. To prevent two
datasheet.
pass transistors from shoot-through, a small voltage off-
The OC pin can source 10µA through an external resistor
set is created between the positive inputs of the two error
for adjusting current-limit threshold. The voltage at OC
amplifiers. The VTT with fast response feedback loop
pin is equal to 10µA x ROC. The relationship between the
keeps tracking to the VTTREF within ±40mV at all condi-
sampled voltage VOC and the current-limit threshold ILIMIT
tions including fast load transient.
is given by:
S3, S5 Control
Table1: The Truth Table of S3 and S5 Pins. A thermal shutdown circuit limits the junction tempera-
STATE S3 S5 VDDQ VTTREF VTT ture of APW8819. When the junction temperature exceeds
S0 H H 1 1 1 +160oC, PWM converter, VTTLDO and VTTREF are shut
0 off, allowing the device to cool down. The regulator regu-
S3 L H 1 1
(high-Z) lates the output again through initiation of a new soft-
S4/5 L L
0 0 0 start cycle after the junction temperature cools by 25oC,
(discharge) (discharge) (discharge)
resulting in a pulsed output during continuous thermal
overload conditions. The thermal shutdown designed with
VDDQ and VTT Discharge Control a 25oC hysteresis lowers the average junction tempera-
APW8819 discharges VDDQ, VTTREF and VTT outputs ture during continuous thermal overload conditions, ex-
during S3 and S5 are both low. There are two different tending life time of the device.
discharge modes. A 15µA current is sourced from MODE For normal operation, device power dissipation should
pin across RMODE resistor connected between MODE pin be externally limited so that junction temperatures will
to GND. Table 2 shows R MODE values, corresponding not exceed +125oC.
switching frequency and discharge mode configuration.
Application Information
Output Voltage Selection In some types of inductors, especially core that is made
The Output VDDQSNS Voltage is defined by REFIN of ferrite, the ripple current will increase abruptly when it
voltage. The APW8819 provides a 1.8V voltage reference saturates. This will be result in a larger output ripple
from VREF. In normal application circuit, the VREF output voltage.
voltage drive the REFIN input voltage through a voltage
divider circuit. The VDDQ output range is between 0.75 V Output Capacitor Selection
and 1.8V, programmed by the resister-divider connected Ou tp ut vol ta ge r ip pl e and t he t rans ie nt vol ta g e
between VREF and GND. For stability operation, connect- de viat ion are fac tor s th at h ave to be take n in to
ing a few nano farads of capacitance from REFIN to GND consideration when selecting an output capacitor.
is necessary. Higher capacitor value and lower ESR reduce the
output ripple and the load transient drop. Therefore,
selecting high performance low ESR capacitors is in-
Output Inductor Selection
tended for switching regulator applications. In addition to
The duty cycle of a buck converter is the function of the high frequency noise related MOSFET turn-on and turn-
input voltage and output voltage. Once an output voltage
off, the output voltage ripple includes the capacitance volt-
is fixed, it can be written as: age drop and ESR voltage drop caused by the AC peak-
VOUT to-peak current. These two voltages can be represented
D=
VIN by:
and wide.
1.66 mm
• Place the source of the high-side MOSFET and the drain 3mm
REFIN pin and GND; the VDDQ and VTT output capaci- 3mm
tors should be located right across their output pin as 0.4mm
Package Information
QFN3x3-20
A
D
b
E
Pin 1
A1
A3
D2 NX
aaa c
Pin 1 Corner
E2
L K
S QFN3x3-20
Y
M MILLIMETERS INCHES
B
O
L MIN. MAX. MIN. MAX.
A 0.80 1.00 0.031 0.039
A1 0.00 0.05 0.000 0.002
A3 0.20 REF 0.008 REF
b 0.15 0.25 0.006 0.010
D 2.90 3.10 0.114 0.122
Package Information
TQFN3x3-16
D A
b
Pin 1
D2
A1
A3
Pin 1
Corner
E2
L K
S TQFN3x3-16
Y
M MILLIMETERS INCHES
B
O
L MIN. MAX. MIN. MAX.
A 0.70 0.80 0.028 0.031
K 0.20 0.008
Note : Follow JEDEC MO-220 WEED-4.
E1
F
W
B0
K0 A0 OD1 B A
B
SECTION A-A
T
SECTION B-B
d
H
A
T1
Application A H T1 C d D W E1 F
12.4+2.00 13.0+0.50
330±2.00 50 MIN. 1.5 MIN. 20.2 MIN. 12.0±0.30 1.75±0.10 5.5±0.05
-0.00 -0.20
QFN3X3-20 P0 P1 P2 D0 D1 T A0 B0 K0
1.5+0.10 0.6+0.00
4.0±0.10 8.0±0.10 2.0±0.05 1.5 MIN. 3.30±0.20 3.30±0.20 1.30±0.20
-0.00 -0.40
A H T1 C d D W E1 F
12.4+2.00 13.0+0.50
330±2.00 50 MIN. 1.5 MIN. 20.2 MIN. 12.0±0.30 1.75±0.10 5.5±0.05
-0.00 -0.20
TQFN3x3-16
P0 P1 P2 D0 D1 T A0 B0 K0
1.5+0.10 0.6+0.00
4.0±0.10 8.0±0.10 2.0±0.05 1.5 MIN. 3.30±0.20 3.30±0.20 1.30±0.20
-0.00 -0.40
(mm)
Classification Profile
Customer Service
Taipei Branch :
2F, No. 11, Lane 218, Sec 2 Jhongsing Rd.,
Sindian City, Taipei County 23146, Taiwan
Tel : 886-2-2910-3838
Fax : 886-2-2917-3838