Octal Low-Side Driver For Resistive and Inductive Loads With Serial/parallel Input Control, Output Protection and Diagnostic
Octal Low-Side Driver For Resistive and Inductive Loads With Serial/parallel Input Control, Output Protection and Diagnostic
Octal Low-Side Driver For Resistive and Inductive Loads With Serial/parallel Input Control, Output Protection and Diagnostic
BLOCK DIAGRAM
VCC
V CC OUT1
NON1 1 3 IOL
S
2 Latch / Driver
Q1
R
Overtemperature Detection
+
Diag1 Fault Latch - VDG
CH1
NON2
VCC
OUT2
Q2 CH2
Diag2
NCS OUT3
Interface
Output Latch
Q1
Q2
SPI
Q3 Q3 S IOL
Q4
V CC Q5 Latch / Driver
Q6 R
Q7
Q8
Shift Register
CLK +
Diag1 Diag3 - VDG
V CC CH3
Diag2
Diag3
SDI Diag4 Q4 OUT4
Diag5 Diag4 CH4
Diag6
Diag7
Diag8 Q5 OUT5
Diag5 CH5
V CC
SDO
VCC Q6 OUT6
Diag6
CH6
nRES OUT7
VCC
Reset Reset Q7
Diag7
CH7
Undervoltage Q8 OUT8
RESET Diag8 CH8
GND
PIN FUNCTION
N° Pin Description
1 Out 6 output 6
2 Out 1 output 1
9 Out 8 output 8
10 Out 3 output 3
11 Out 5 output 5
12 Out 2 output 2
19 Out 7 output 7
20 Out 4 output 4
OUT6 1 20 OUT4
OUT1 2 19 OUT7
nRES 3 18 Vcc
NCS 4 17 NON2
GND 5 16 GND
GND 6 15 GND
NON1 7 14 CLK
SDO 8 13 SDI
OUT8 9 12 OUT2
OUT3 10 11 OUT5
PINCON_L9826
2/12
L9826
Notes: 1. All inputs are protected against ESD according to MIL 883C; tested with HBM at 2KV. It corresponds to a dissipated energy E £
0,2mJ.
2. Transient pulses in accordance to DIN40839 part 1, 3 and ISO 7637 Part 1, 3.
THERMAL DATA
Symbol Parameter Test Condition Min. Typ. Max. Unit
Thermal shutdown
Thermal resistance
3/12
L9826
ELECTRICAL CHARACTERISTCS (4.5V ≤ VCC ≤ 5,5V; -40°C ≤ TJ ≤ 150°C; unless otherwise specified)
Symbol Parameter Test Condition Min. Typ. Max. Unit
Supply voltage
Vclp Output clamp voltage 1mA ≤ Iclp ≤ Ioutp; Itest = 10mA with 45 62 V
correlation
4/12
L9826
tSCB Delay shutdown for output 3 ... 8; IOUT ≤ 1/2 ISCB 0.2 3,0 12 µs
Diagnostics
Outputs timing
dUon1/dt Turn ON voltage slew-rate For output 3 to 8; 90% to 30% of 0.7 3.5 V/µs
Vbat; RL = 500Ω; Vbat = 16V
dUon2/dt Turn ON voltage slew-rate For output 1 and 2; 90% to 30% of 2 10 V/µs
Vbat; RL = 500Ω; Vbat = 16V
dUoff1/dt Turn OFF voltage slew-rate For output 1 to 8; 30% to 90% of 2 10 V/µs
Vbat; RL = 500Ω; Vbat = 16V
dUoff2/dt Turn OFF voltage slew-rate For output 1 to 8; 30% to 80% of 2 15 V/µs
Vbat; RL = 500Ω; Vbat = 0.9 · Vclp
tsclch CLK low before NCS low Setup time CLK to NCS change H/L 100 ns
5/12
L9826
tscld SDI input setup time CLK change H/L after SDI data 20 ns
valid
thcld SDI input hold time SDI data hold after CLK change H/L 20 ns
FUNCTIONAL DESCRIPTION
General
The L9826 integrated circuit features 8 power low-side-driver outputs. Data is transmitted to the device using
the Serial Peripheral Interface, SPI protocol. Outputs 1 and 2 can be controlled parallel or serial. The power
outputs features voltage clamping function for flyback current recirculation and are protected against short cir-
cuit to Vbat.
The diagnostics recognizes two outputs fault conditions: 1) overcurrent for outputs 3 to 8 , overcurrent and ther-
mal overload for outputs 1 and 2 in switch-on condition and 2) open load or short to GND in switch-off condition
for all outputs. The outputs status can be read out via the serial interface.
The chip internal reset is a OR function of the external nRes signal and internally generated undervoltage nRes
signal.
6/12
L9826
NCS
tsclch thclcl tclh tcll tsclcl thclch
CLK
tcsdv tpcld tpchdz
SDI D8 D7 D1
The SPI register data are transferred to the output latch at rising NCS edge. The digital filter between NCS and
the output latch ensures that the data are transferred only after 8 CLK cycles or multiple of 8 CLK cycles since
the last NCS falling edge. The NCS changes only at low CLK.
Outputs Control Tables :
Outputs 1, 2: Outputs 3 to 8:
NON1, 2 1 0 0 1
MSB LSB
Q2 Q4 Q6 Q8 Q1 Q3 Q5 Q7
Control-bit output 7
Control-bit output 5
Control-bit output 3
Control-bit output 1
Control-bit output 8
Control-bit output 6
Control-bit output 4
Control-bit output 2
7/12
L9826
Diagnostics
The output voltage at all outputs is compared with the diagnostic threshold, typ 0,38 · VCC.
Outputs 1 and 2 features dedicated fault latches. The output status signal is filtered and latched. The fault latch-
es are cleared during NCS low. The latch stores the status bit, so the first reading after the error occurred might
be wrong. The second reading is right.
Diagnostic Table for outputs 1 and 2 in parallel controlled mode:
Output 1, 2 Output-voltage Status-bit Output-mode
Fault condition 1) "output short circuit to Vbat" : the output was switched on and the voltage at the output ex-
ceeds the diagnostics threshold. The output operates in current regulation mode or has been switched off due
to thermal shutdown. The status bit is low.
Fault condition 2) "open load" or "output short circuit to GND" : the output is switched off and the voltage at the
output drops below the diagnostics threshold, because the load current is lower than the output diagnostic cur-
rent source, the load is interrupted. The diagnostic bit is low.
For outputs 3 to 8 the output status signals, are fed directly to the SPI register.
8/12
L9826
The fault condition 1) "output short circuit to Vbat" : the output was switched on and the voltage at the output
exceeded the diagnostics threshold due to overcurrent, the output overload latch was set and the output has
been switched off. The diagnostic bit is high.
Fault condition 2) "open load" or "output short circuit to GND" is the same as of outputs 1 and 2.
At the falling edge of NCS the output status data are transferred to the shift register. When NSC is low, data bits
contained in the shift register are transferred to SDO output et every rising CLK edge.
NCS
CLK
MSB LSB
Diag2 Diag4 Diag6 Diag8 Diag1 Diag3 Diag5 Diag7
Diagnostic-bit output 7
Diagnostic-bit output 5
Diagnostic-bit output 3
Diagnostic-bit output 1
Diagnostic-bit output 8
Diagnostic-bit output 6
Diagnostic-bit output 4
Diagnostic-bit output 2
9/12
L9826
APPLICATION INFORMATION
The typical application diagram is shown in Fig. 5.
VCC VBAT
VOLTAGE
REGULATOR
VCC
VC C OUT1
NON1 1
3 IO L
S
2 Latch / Driver
Q1
R
Overtemperature Detection
+
Diag1 Fault Latch - VD G
CH1
NON2
OUT2
V CC Q2 CH2
Diag2
NCS OUT3
Interface
Output Latch
Q1
Q2
SPI
Q3 S
Q4 Q3 IO L
VC C
Q5 Latch / Driver
Q6 R
Q7
Q8
Shift Register
CLK +
Diag1 Diag3
VC C Diag2
- VD G CH3
Diag3
SDI Diag4 Q4 OUT4
Diag5 Diag4 CH4
Diag6
Diag7
Diag8 Q5 OUT5
Diag5 CH5
VC C
SDO
Q6 OUT6
VC C Diag6 CH6
nRES OUT7
Reset
µP Reset Q7 CH7
VC C Diag7
Undervoltage Q8 OUT8
RE SET
CH8
Diag8
L9826 R, L loads
NCS2 ... 7
CLOCK
GND
NRES
SDO
SDI
L9826
For higher current driving capability two outputs of the same kind can be paralleled. In this case the maximum
flyback energy should not exceed the limit value for single output.
The immunity of the circuit with respect to the transients at the output is verified during the characterization for
Test Pulses 1, 2 and 3a, 3b, DIN40839 or ISO7637 part 3. The Test Pulses are coupled to the outputs with
200pF series capacitor. All outputs withstand testpulses without damage.
The correct function of the circuit with the Test Pulses coupled to the outputs is verified during the characteriza-
tion for the typical application with R = 30Ω to 100Ω, L= 0 to 600mH loads. The Test Pulses are coupled to the
outputs with 200pF series capacitor.
10/12
L9826
mm inch
DIM. OUTLINE AND
MECHANICAL DATA
MIN. TYP. MAX. MIN. TYP. MAX.
e 1.27 0.050
L
h x 45˚
B e K A1 C
H
20 11
1 0
1
SO20MEC
11/12
L9826
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted
by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject
to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not
authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
12/12