Biasing Methods For MOSFET: Unit I
Biasing Methods For MOSFET: Unit I
Unit I
Lecture III
2/3/2021 1
Biasing of MOSFET
2/3/2021 2
Operation of the enhancement NMOS transistor
as vDS is increased
2/3/2021 3
• Increasing vDS, the current through the channel remains
constant at the value reached for vDS= vGS – Vt
• Drain current thus saturates at this value, MOSFET is said to
have entered the saturation region of operation
vDSsat = vGS - Vt
• Obviously, for every value of vGS > Vt, there is a
corresponding value of vDSsat
• The device operates in the saturation region if vDS> vDSsat
• The region of the iD-vDS characteristic obtained for vDS < vDSsat
is called the triode region
2/3/2021 4
Derivation of iD – vDS characteristic
2/3/2021 5
• Expression for the iD-vDS characteristic in the saturation region
2/3/2021 7
• is constant determined by the process technology used
to fabricate the n-channel MOSFET
2/3/2021 8
Characteristic curve
2/3/2021 9
• Operation of the CS circuit is governed by
𝑫𝑫
• Or equivalently,
𝑫 𝑫
2/3/2021 10
Characteristic curve of CS amplifier
2/3/2021 11
• Observe from the characteristic curve that the straight line
intersects the vDS-axis at VDD
2/3/2021 12
• Since vGS = vi, for vI < Vt, the transistor will be cut off, iD will
be zero, and v0 = vDS = VDD
• At this point, vDS = vGS - Vt and the MOSFET enters its triode
region of operation
• For vI > VIB, the transistor is driven deeper into the triode
region
2/3/2021 14
Biasing of MOSFET
1. Cutoff region
2. Saturation region
3. Triode region
2/3/2021 15
Transfer characteristic showing operation as
an amplifier biased at point Q
2/3/2021 16
Biasing of MOSFET
vi Vt, and vo vi - Vt
3. Triode region, BC
vi Vt, and vo vi - Vt
2/3/2021 17
Biasing methods
• The bias point is characterized by
– Stable and predictable dc drain current ID
– DC drain-to-source voltage VDS
• To ensure the operation in the saturation region for all
expected input signal levels
1. Biasing by fixing VGS
2. Biasing by fixing VG and connecting a resistance in the
source
3. Biasing using a Drain-to-Gate feedback resistor
4. Biasing using a constant current source
2/3/2021 18
Biasing by fixing VGS
2/3/2021 19
Biasing by fixing VGS
• Reasons:
2/3/2021 20
Biasing by fixing VGS
• If the VGS value is fixed, the drain current ID becomes very
much temperature dependent
VG = VGS + RS ID
2/3/2021 22
Biasing by fixing VG and connecting a
resistance in the source
• Reduced variability
2/3/2021 23
Biasing by fixing VG and connecting a
resistance in the source
2/3/2021 24
Biasing by fixing VG and connecting a
resistance in the source
provides
2/3/2021 25
Biasing by fixing VG and connecting a
resistance in the source
• Possible practical implementations
2/3/2021 27
Biasing using a Drain-to-Gate Feedback
resistor
• Large feedback resistance RG (M range) forces the dc voltage at
the gate to be equal to that at drain ( IG = 0)
VGS = VDS = VDD - RDID
VDD = VGS + RDID
• If ID for some reason changes (increases), eqn indicates that VGS
must decrease
• The decrease in VGS in turn causes a decrease in ID , a change i.e
opposite direction to the one originally assumed
• Thus the negative feedback or degeneration provided by RG works
to keep the value ID as constant as possible
2/3/2021 28
Biasing using a Drain-to-Gate Feedback
resistor
• Drawback
– Limited output voltage signal swing
2/3/2021 29
Biasing using a constant current source
2/3/2021
Fig. (b) Implementation of I using 30
Fig. (a) Biasing current mirror
Biasing using a constant current source
• RG (in M range )
• RD
2/3/2021 32
Current mirror
• If the parameter values of Q1 and desired value for IREF are given, Eqns
(A), (B) can be used to determine the value of R
– Q2 has same VGS as Q1
• If Q2 is operating in saturation (assume), its drain current which is the
desired current I of the current source will be