Isousb 111
Isousb 111
Isousb 111
1 Features 3 Description
• Compliant to USB 2.0 ISOUSB111 is a galvanically-isolated USB 2.0
• Supports low speed (1.5 Mbps) and full speed (12 compliant repeater supporting low speed (1.5 Mbps)
Mbps) signaling and full speed (12 Mbps) signaling rates. The
• Automatic speed and connection detection device supports automatic connect and speed
• Supports L1 (sleep) and L2 (suspend) low-power detection, reflection of pull-ups/pull-downs, and link
states power management allowing drop-in USB hub, host,
• Supports automatic role reversal for USB On-The- peripheral and cable isolation. The device also
Go (OTG) and Type-C® Dual Role Port (DRP) supports automatic role reversal - if after disconnect,
designs a new connect is detected on the Upstream facing
• High CMTI: 100 kV/µs port, then the Upstream and Downstream port
• VBUS voltage range: 4.25 V to 5.5 V definitions are reversed. This feature enables the
– 3.3 V internal LDO device to support USB On-The-Go (OTG) and Type-C
• Meets CISPR32 class B emissions limits Dual Role Port (DRP) implementations. This device
• Ambient temperature range: –40°C to +125°C uses a silicon dioxide (SiO2) insulation barrier with a
• 16-SOIC and 16-SSOP package options withstand voltage of up to 5000 VRMS and a working
• Safety-related certifications: voltage of 1500 VRMS. Used in conjunction with
– 7071-VPK VIOTM and 2121-VPK VIORM isolated power supplies, the device protects against
(Reinforced) per DIN EN IEC 60747-17 (VDE high voltage, and prevents noise currents from the
0884-17) bus from entering the local ground. The ISOUSB111
– 5000-VRMS isolation for 1 minute per UL 1577 device is available for reinforced isolation. It supports
– IEC 62368-1, IEC 60601-1 and IEC 61010-1 a wide ambient temperature range of –40°C to
certifications +125°C. The device is available in the standard
– CQC, TUV and CSA certifications SOIC-16 (16-DW) package and a smaller SSOP-16
– 16-SOIC certifications complete; 16-SSOP (16-DWX) package.
certifications planned Device Information
2 Applications PART NUMBER(1) PACKAGE BODY SIZE (NOM)
SOIC (16) DW 10.30 mm × 7.50 mm
• USB Hub, Host, Peripheral and Cable Isolation ISOUSB111
SSOP (16) DWX 5.85 mm × 7.50 mm
• Medical
• Factory automation (1) For all available packages, see the orderable addendum at
• Motor drives the end of the data sheet.
• Grid infrastructure
• Power delivery Upstream
ISOUSB111
3.3 V (local supply)
Port
• USB Audio Connector
V3P3V2
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
ISOUSB111
SLLSFC6D – NOVEMBER 2021 – REVISED JANUARY 2023 www.ti.com
Table of Contents
1 Features............................................................................1 8 Detailed Description......................................................16
2 Applications..................................................................... 1 8.1 Overview................................................................... 16
3 Description.......................................................................1 8.2 Functional Block Diagram......................................... 16
4 Revision History.............................................................. 2 8.3 Feature Description...................................................16
5 Pin Configuration and Functions...................................3 8.4 Device Functional Modes..........................................18
6 Specifications.................................................................. 5 9 Power Supply Recommendations................................19
6.1 Absolute Maximum Ratings........................................ 5 10 Application and Implementation................................ 20
6.2 ESD Ratings............................................................... 5 10.1 Typical Application.................................................. 20
6.3 Recommended Operating Conditions.........................5 11 Layout........................................................................... 24
6.4 Thermal Information....................................................6 11.1 Layout Guidelines................................................... 24
6.5 Power Ratings.............................................................6 12 Device and Documentation Support..........................26
6.6 Insulation Specifications............................................. 7 12.1 Documentation Support.......................................... 26
6.7 Safety-Related Certifications...................................... 8 12.2 Receiving Notification of Documentation Updates..26
6.8 Safety Limiting Values.................................................8 12.3 Support Resources................................................. 26
6.9 Electrical Characteristics.............................................9 12.4 Trademarks............................................................. 26
6.10 Switching Characteristics........................................ 11 12.5 Electrostatic Discharge Caution..............................26
6.11 Insulation Characteristics Curves............................13 12.6 Glossary..................................................................26
6.12 Typical Characteristics............................................ 14 13 Mechanical, Packaging, and Orderable
7 Parameter Measurement Information.......................... 15 Information.................................................................... 26
7.1 Test Circuits.............................................................. 15 13.1 Tape and Reel Information......................................33
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
V 1 16 V
BUS1 BUS2
GND1 2 15 GND2
V 3 14 V
3P3V1 3P3V2
ISOLATION
NC 4 13 NC
NC 5 12 PIN
UD- 6 11 DD-
UD+ 7 10 DD+
GND1 8 9 GND2
Not to scale
VBUS1 1 16 VBUS2
GND1 2 15 GND2
V3P3V1 3 14 V3P3V2
ISOLATION
NC 4 13 NC
V2OK 5 12 V1OK
UD- 6 11 DD-
UD+ 7 10 DD+
GND1 8 9 GND2
Not to scale
6 Specifications
6.1 Absolute Maximum Ratings
Over operating free-air temperature range (unless otherwise noted)(1) (2)
MIN MAX UNIT
VBUS1, VBUS2 VBUS supply voltage -0.3 6 V
V3P3V1, V3P3V2 3.3-V input supply voltage –0.3 4.25 V
Voltage on bus pins (UD+, UD-, DD+, DD-) 1000 total number of
VDPDM –0.3 6 V
short events and cummulative duration of 1000 hrs.
VIO IO voltage range (PIN, V*OK) –0.3 V3P3Vx+0.3(3) V
IO Output current on output pins (V*OK) -10 10 mA
TJ Junction temperature 150 °C
TSTG Storage temperature –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress
ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated
under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device
reliability.
(2) All voltage values are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.
(3) Maximum voltage must not exceed 4.25 V
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
(1) Care must be taken during board design so that the mounting pads of the isolator on the printed-circuit board (PCB) do not reduce
creepage and clearance. Inserting grooves, ribs or both can help increase creepage distance on the PCB.
(2) ISOUSB111 is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured
by means of suitable protective circuits.
(3) Testing is carried out in air to determine the surge immunity of the package.
(4) Testing is carried in oil to determine the intrinsic surge immunity of the isolation barrier.
(5) Apparent charge is electrical discharge caused by a partial discharge (pd).
(6) All pins on each side of the barrier tied together creating a two-pin device.
(1) The maximum safety temperature, TS, has the same value as the maximum junction temperature, TJ, specified for the device. The
IS and PS parameters represent the safety current and safety power respectively. The maximum limits of IS and PS should not be
exceeded. These limits vary with the ambient temperature, TA.
The junction-to-air thermal resistance, RθJA, in the table is that of a device installed on a high-K test board for leaded surface-mount
packages. Use these equations to calculate the value for each parameter:
TJ = TA + RθJA × P, where P is the power dissipated in the device.
TJ(max) = TS = TA + RθJA × PS, where TJ(max) is the maximum allowed junction temperature.
PS = IS × VI, where VI is the maximum input voltage.
Over recommended operating conditions (unless otherwise noted). All typical values are at TA = 25°C, VBUSx = 5 V, V3P3Vx =
3.3 V.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
Bus Pull-down Resistor on Downstream
RPD USB 2.0 Spec Section 7.1.5 14.25 19 24.8 kΩ
Facing Port
USB 2.0 Spec Section 7.1.5, measured
Termination voltage for Upstream facing on D+ or D- with pull up enabled
VTERM 3 3.6 V
port pullup (RPU) on upstream port with external load
disconnected.
UDx, DDx, INPUT LEVELS LS/FS
USB 2.0 Spec Section 7.1.4 (measured
VIH High (driven) 2 V
at connector)
USB 2.0 Spec Section 7.1.4 (Host
downstream port pull down resistor
VIHZ High (floating) 2.7 3.6 V
enabled and Device pulled up to 3.0 V -
3.6 V).
VIL Low USB 2.0 Spec Section 7.1.4 0.8 V
|(xD+)-(xD-)|; USB 2.0 Spec Figure
VDI Differential Input Sensitivity 0.2 V
7-19; (measured at connector)
Includes VDI range; USB 2.0 Spec
VCM Common Mode Range 0.8 2.5 V
Figure 7-19; (measured at connector)
UDx, DDx, OUTPUT LEVELS LS/FS
USB 2.0 Spec Section 7.1.1, (measured
VOL Low at connector with RL of 0.9 kΩ to 3.6 0 0.3 V
V. )
USB 2.0 Spec Section 7.1.1 (measured
VOH High (Driven) at connector with RL of 14.25 kΩ to 2.8 3.6 V
GND. )
VOSE1 SE1 USB 2.0 Spec Section 7.1.1 0.8 V
USB 2.0 Spec Section 7.1.1 and Figure
ZFSTERM Driver Series Output Resistance 28 44 Ω
7-4, Measured during VOL or VOH
Measured as in USB 2.0 Spec Section
7.1.1 Figures 7-8, 7-9 and 7-10;
VCRS Output Signal Crossover Voltage 1.3 2 V
Excluding the first transition from the
Idle state
THERMAL SHUTDOWN
TSD+ Thermal shutdown turn-on temperature 160 170 180 °C
TSD- Thermal shutdown turn-off temperature 150 160 170 °C
TSDHYS Thermal shutdown hysteresis 10 °C
(1) If VBUSx pins are externally connected to the corresponding V3P3Vx pins, then UVLO thresholds on VBUSx are governed
by UV+(V3P3Vx) , UV-(V3P3Vx) and UVHYS(V3P3Vx)
Over recommended operating conditions (unless otherwise noted). All typical values are at TA = 25°C, VBUSx = 5 V, V3P3Vx =
3.3 V.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
REPEATER TIMING - LS, FS
Low-speed Differential Data Propagation
TLSDD USB 2.0 spec section 7.1.14. Figure 7-52(C). 358 ns
Delay
TLSOP LS Data bit-width distortion after SOP USB 2.0 spec section 7.1.14. Figure 7-52(C). -40 25 ns
TLSJP LS repeater additive jitter - paired transition USB 2.0 spec section 7.1.14. Figure 7-52(C). –5 5 ns
TLSJN LS repeater additive jitter - next transition USB 2.0 spec section 7.1.14. Figure 7-52(C). –7.0 7.0 ns
Minimum width of SE0 interval during LS
TLST differential transition - filtered out by the USB 2.0 spec section 7.1.4. 210 ns
repeater
TLEOPD Repeater EOP delay relative to TLSDD USB 2.0 spec section 7.1.14. Figure 7-53(C). 0 200 ns
SE0 skew caused by the repeater during LS
TLESK USB 2.0 spec section 7.1.14. Figure 7-53(C). -100 100 ns
EOP
Full-Speed Differential Data Propagation
TFSDD USB 2.0 spec section 7.1.14. Figure 7-52(C). 70 ns
Delay
TFSOP FS Data bit-width distortion after SOP USB 2.0 spec section 7.1.14. Figure 7-52(C). -10 10 ns
TFSJP FS repeater additive jitter - paired transition USB 2.0 spec section 7.1.14. Figure 7-52(C). –2 2 ns
TFSJN FS repeater additive jitter - next transition USB 2.0 spec section 7.1.14. Figure 7-52(C). –6.0 6.0 ns
Minimum width of SE0 interval during FS
TFST differential transition - filtered out by the USB 2.0 spec section 7.1.4. 14 ns
repeater
TFEOPD Repeater EOP delay relative to TFSDD USB 2.0 spec section 7.1.14. Figure 7-53(C). 0 17 ns
SE0 skew caused by the repeater during FS
TFESK USB 2.0 spec section 7.1.14. Figure 7-53(C). -15 15 ns
EOP
700 700
VI = 3.6 V VI = 3.6 V
600 VI = 5.5 V 600 VI = 5.5 V
Safety Limiting Current (mA)
400 400
300 300
200 200
100 100
0 0
0 50 100 150 200 0 50 100 150 200
Ambient Temperature (C) Ambient Temperature (C)
Figure 6-1. Thermal Derating Curve for Limiting Figure 6-2. Thermal Derating Curve for Limiting
Current per VDE for DW-16 Package Current per VDE for DWX-16 Package
2500 2500
Power Power
2000 2000
Safety Limiting Power (mW)
1500 1500
1000 1000
500 500
0 0
0 50 100 150 200 0 50 100 150 200
Ambient Temperature (C) Ambient Temperature (C)
Figure 6-3. Thermal Derating Curve for Limiting Figure 6-4. Thermal Derating Curve for Limiting
Power per VDE for DW-16 Package Power per VDE for DWX-16 Package
Figure 6-5. Typical Full-Speed (12 Mbps) Eye- Figure 6-6. Typical Low-Speed (1.5 Mbps) Eye-
Diagram through ISOUSB111 Diagram through ISOUSB111
Oscilloscope
UD+ DD+
Figure 7-1. Upstream and Downstream Packet Parameter and Eye-Diagram Measurements
ISOUSB
UD+ DD+
GND1 GND2
Pass/Fail Criterion:
VCM No packet loss
VCMPKPK/2
VCM
–VCMPKPK/2
8 Detailed Description
8.1 Overview
ISOUSB111 is a galvanically-isolated USB2.0 compliant repeater supporting Low Speed (1.5 Mbps) and Full
Speed (12 Mbps) signaling rates. The device supports automatic speed and connection detection, reflection
of pull-ups/pull-downs, and link power management allowing drop-in USB hub, host, peripheral and cable
isolation. Most microcontrollers integrate the USB PHY, and so offer only D+ and D- bus lines as external
pins. ISOUSB111 can isolate these pins from the USB bus without needing any other intervention from the
microcontroller. The device also supports automatic role reversal - if after disconnect, if a new connect is
detected on the Upstream facing port, then the Upstream and Downstream port definitions are reversed.
ISOUSB111 is available in reinforced isolation option with isolation withstand voltage of 5000 VRMS respectively,
and with surge test voltage of 12.8 kVPK respectively. The device can operate completely off a 4.25 V to 5.5 V
supply (USB VBUS power) or from local 3.3-V supply, if available, on both side 1 and side 2. This flexibility in
supply voltages allows optimization for thermal performance based on power rails available in the system.
8.2 Functional Block Diagram
A simplified functional block diagram of ISOUSB111 is shown in Figure 8-1. The device comprises the following:
1. Transmit and receive circuits and pull-up and pull-down resistors according to the USB standard.
2. Digital logic to handle bi-directional communication, and various state-transitions.
3. Internal LDOs to generate V3P3Vx supplies from the VBUSx supplies.
4. Galvanic isolation.
VBUS1 VBUS2
LDO LDO
V3P3V1 V3P3V2
SERXD- SERXD-
GALVANIC ISOLATION
SERXD+ SERXD+
UD- DD-
PU/PD PU/PD
8.3.2 Power Up
Until all power supplies on both sides of ISOUSB111 are above their respective UVLO thresholds, the device
ignores any activity on the bus lines on both upstream and downstream side. Once the power supplies are
above their UVLO thresholds, the device is ready to respond to activity on the bus lines.
8.3.3 Symmetric Operation, Dual-Role Port and Role-Reversal
ISOUSB111 supports symmetric operation. Normally, UD+ and UD- are upstream facing ports and connect to a
host or hub. DD+ and DD- are downstream facing ports and connect to a peripheral. However, it is also possible
to connect UD+ and UD- to a peripheral and DD+ and DD- to a host or hub. Whichever side sees a connect
first (D+ or D- pulled up to 3.3 V) becomes the downstream facing side. This feature enables implementation of
dual-role port (for eg. Type-C dual-role port) and role-reversal (for eg. OTG Host Negotiation Protocol - HNP).
Refer to How to Implement an Isolated USB 2.0 High-Speed, Type-C® DRP application note for details. In the
rest of this document, DD+/DD- are treated as downstream facing ports, and UD+/UD- as upstream facing ports,
but the various operations and features described are equally applicable if this assignment is swapped.
8.3.4 Connect and Speed Detection
When there is no peripheral device connected to the downstream side of ISOUSB111, internal 15 kΩ pull-down
resistors on DD+ and DD- pins pull the bus lines to zero, creating an SE0 state. When either the DD+ or DD-
lines is pulled up higher than the VIH threshold, for a time period higher than TFILTCONN, the ISOUSB111 device
treats this as a connect. The ISOUSB111 device configures internal pull-up on the upstream side to match the
pull-up detected on the downstream side. After connect is detected, the ISOUSB111 device waits for a reset to
be asserted by the host/hub on the upstream side. Depending on whether DD+ or DD- is pulled up at the start
of reset, the speed of the ISOUSB111 repeater is set. Once set, the speed of the repeater can only be changed
after a power down or disconnect event.
8.3.5 Disconnect Detection
When in Full-speed (FS) and Low-speed (LS) modes, disconnection of a peripheral is indicated when the
host/hub is not driving any signal on the upstream side, and when the downstream bus is in the SE0 state ( Both
DD+ and DD- are below the VILthreshold) for a time period higher than TDDIS. Upon disconnect detection in FS
and LS modes, the ISOUSB111 device removes the pull-up resistor from the upstream side, thus allowing the
upstream UD+ and UD- lines to discharge to zero. The ISOUSB111 then waits for the next connect event to
occur.
8.3.6 Reset
The ISOUSB111 device detects Reset assertion (prolonged SE0 state) on its upstream facing side, and
transmits the same to the downstream facing side.
8.3.7 LS/FS Message Traffic
The ISOUSB111 device monitors the state of the bus on both upstream and downstream sides. The direction of
communication is set by which side transitions from the LS/FS idle state first (J to K transition). After that, data
is transferred digitally across the barrier, and reconstructed on the other side. Data transmission continues till
either an End-of-Packet (EOP) or a long idle is seen. At this point, the ISOUSB111 device tri-states its LS/FS
transmitters, and waits for the next transition from the LS/FS idle state.
8.3.8 L2 Power Management State (Suspend) and Resume
The ISOUSB111 device supports Suspend low power state, also called L2 state in the USB 2.0 Link Power
Management engineering change notice (ECN). Suspend mode is detected if the bus stays in the LS/FS idle
state for more than 3 ms. When Suspend is detected from LS and FS idle state, the ISOUSB111 continues in the
LS or FS idle state, at the same time reducing internal power consumption. The transition to the L2 low-power
mode is completed within 10 ms.
Exit from L2 occurs through either Resume signaling from the host, on the upstream facing side of ISOUSB111,
or Remote Wake signaling from the peripheral on the downstream facing side of ISOUSB111 followed by
Resume signaling from the host/hub on the upstream facing side. Start of Resume or Wake are signaled by
a ‘K’ state by the host or the device respectively. The end of resume is signalled by the host by driving two
low-speed bit times of SE0 followed by a 'J' state. ISOUSB111 is able to replicate the resume and wake signaling
appropriately both upstream and downstream. After Resume/Wake signaling the device returns to LS or FS idle
state depending on the state it was in before entering the L2 state.
8.3.9 L1 Power Management State (Sleep) and Resume
The ISOUSB111 device supports the additional L1 or Sleep low power state defined in the USB 2.0 Link Power
Management ECN. When L1 entry is detected from the LS and FS idle state, the ISOUSB111 continues in the
LS or FS idle state, at the same time reducing internal power consumption. The transition to the L1 low-power
mode is completed within 50 µs.
Exit from L1 occurs through either Resume signaling from the host, on the upstream facing side of ISOUSB111,
or Remote Wake signaling from the peripheral on the downstream facing side of ISOUSB111 followed by
Resume signaling from the host/hub on the upstream facing side. Start of Resume or Wake are signaled by a ‘K’
state by the host or the device respectively. The end of resume is signalled by the host by driving two low-speed
bit times of SE0 followed by a 'J' state. ISOUSB111 is able to replicate the K signaling appropriately both
upstream and downstream. After Resume/Wake signaling the device returns to LS or FS idle state depending on
the state it was in before entering the L1 state.
8.4 Device Functional Modes
Table 8-1 lists the functional modes for the ISOUSB111 device.
Table 8-1. Function Table
SIDE 1
SUPPLY SIDE 2 SIDE 2
BUS1 BUS2
VBUS1, SUPPLY SUPPLY COMMENTS
(UD+, UD-) (DD+, DD-)
V3P3V1 VPIN VBUS2, V3P3V2
(1)
(1) Powered = (VBUSx ≥ UV+(VBUSx)) || (VBUSx = V3P3Vx ≥ UV+(V3P3Vx)) ; Unpowered = (VBUSx < UV-(VBUSx)) & (V3P3Vx < UV-(V3P3Vx)) ; X =
Irrelevant; H = High level; L = Low level; Z = High impedance
GND D2 IN OUT
3.3V LDO
EN SN6505 VCC 3.3 µF
1 µF
GND
D1
CLK
DP 7 10 GND
DGND UD+ DD+
0V 8 9
GND1 GND2 Downstream
Digital ISO Port
Ground Ground Connector
Galvanic
Isolation Barrier
Decoupling capacitors are placed next to ISOUSB111 according to the recommendations provided in the Power
Supply Recommendations section. Note that the USB standard requires that, for a peripheral, the total capacitor
value on VBUS must be less than 10-μF. A 100-nF capacitor is recommended close to the VBUS pin to handle
tranisent currents.
ESD diodes with low capacitance and low dynamic resistance, such as PESD5V0C1USF, may be placed on D+
and D- lines. A ferrite bead, with dc resistance less than 100 mΩ, may be optionally placed between VBUS pin of
the connector and the VBUS pin of ISOUSB111, as shown in the figure, to suppress transients such as ESD.
ESD diodes with low capacitance and low dynamic resistance, such as PESD5V0C1USF, may be placed on D+
and D- lines. A ferrite bead, with dc resistance less than 100 mΩ, may be optionally placed between VBUS pin of
the connector and the VBUS pin of ISOUSB111, as shown in the figure, to suppress transients such as ESD.
GND D2 IN OUT
LDO 1 µF
EN SN6505 VCC 3.3 µF
1 µF
GND
D1
CLK
A
Vcc 1 Vcc 2
Time Counter
DUT > 1 mA
GND 1 GND 2
VS
Oven at 150 °C
11 Layout
11.1 Layout Guidelines
Two layers are sufficient to accomplish a low EMI PCB design.
• Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their
inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits
of the data link.
• For best performance, it is recommended to minimize the length of D+/D- board traces from the MCU to
ISOUSB111, and from ISOUSB111 to the connector. Vias and stubs on D+/D- lines must be avoided.
• Placing a solid ground plane just below the high-speed signal layer establishes controlled impedance for
transmission line interconnects and provides an excellent low-inductance path for the return current flow.
D+ and D- traces must be designed for 90-Ω differential impedance and as close to 45-Ω single ended
impedance as possible.
• Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of
approximately 100 pF/in2.
• Decoupling capacitors must be placed on the top layer, and the routing between the capacitors and the
corresponding to supply and ground pins must be completed in the top layer itself. There should not be any
vias in the routing path between the decoupling capacitors and the corresponding supply and ground pins.
• ESD structures must be placed on the top layer, close to the connector, and right on the D+/D- traces without
vias. Ground routing for the ESD structures must be made in the top layer if possible, else must have a
strong connection to the ground plane with multiple vias.
• Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
usually have margin to tolerate discontinuities such as vias.
11.1.1 Layout Example
The layout example in this section shows the recommended placement for de-coupling capacitors and ESD
protection diodes. A continuous ground plane is recommended below the D+/D- signal traces. Small footprint
capacitors (0402/0201) are recommended so that these may be placed very close to the supply pins and
corresponding ground pins and connected using the top layer. There should not be any vias in the routing path
between the decoupling capacitors and the corresponding supply and ground pins. The ESD protection diodes
should be placed close to the connector with a strong connection to the ground plane. The example shown is for
an isolated host or hub, but similar considerations apply for isolated peripherals also. The 120-μF capacitor on
VBUS only applies to host or hub and should not be used for peripherals. A ferrite bead, with dc resistance less
than 100 mΩ, may be optionally placed on the VBUS route, after the 100-nF (and 120-μF) capacitors to prevent
transients such as ESD from affecting the rest of the circuits.
For best performance, it is recommended to minimize the length of D+/D- board traces from the MCU to
ISOUSB111, and from ISOUSB111 to the connector. Vias and stubs on D+/D- lines must be avoided.
Ferrite
1 µF Bead
1 µF
VBUS1 VBUS2
0.1 µ F 0.1 µ F
GND1 GND2
120 µF
2 µF V3P3V1 V3P3V2 2 µF
100 nF
NC NC
NC PIN
D VBUS
ESD
UD- DD- D-
MCU D+
UD+ DD+
ESD D
GND
GND1 GND2
12.6 Glossary
TI Glossary This glossary lists and explains terms, acronyms, and definitions.
PACKAGE OUTLINE
DW0016B SCALE 1.500
SOIC - 2.65 mm max height
SOIC
10.5 2X
10.1 8.89
NOTE 3
8
9
0.51
16X
0.31
7.6
B 0.25 C A B 2.65 MAX
7.4
NOTE 4
0.33
TYP
0.10
SEE DETAIL A
0.25
GAGE PLANE
0.3
0 -8 0.1
1.27
0.40 DETAIL A
(1.4) TYPICAL
4221009/B 07/2016
NOTES:
1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
5. Reference JEDEC registration MS-013.
www.ti.com
SYMM SYMM
16X (2) 16X (1.65) SEE
SEE DETAILS
DETAILS
1 1
16 16
SYMM SYMM
4221009/B 07/2016
NOTES: (continued)
www.ti.com
SYMM SYMM
16X (2) 16X (1.65)
1 1
16 16
SYMM SYMM
4221009/B 07/2016
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
DWX0016A SCALE 1.250
SSOP - 2.6 mm max height
SMALL OUTLINE PACKAGE
C
10.43
10.18 SEATING PLANE
TYP
PIN 1 ID 0.1 C
AREA
0.65
1 16
2X
5.95 4.55
5.75
NOTE3
8 9
16X 0.354
0.154
7.6 0.25 C A B
A 7.4 B 2.6 MAX
NOTE4
0.33TYP
0.13
SEE DETAIL A
0.25
2.286
GAGE PLANE
1°-5°
0.2
0.85 0.14
0.65
1.4
DETAIL A
TYPICAL
4226511/A 01/2021
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Ref. JEDEC registration MS-013
www.ti.com
14X (0.65)
(9.7)
SOLDER MASK
OPENING
www.ti.com
16X (0.41)
SYMM
14X (0.65)
(9.7)
4226511/A 01/2021
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
www.ti.com
B0 W
Reel
Diameter
Cavity A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
W Overall width of the carrier tape
P1 Pitch between successive cavity centers
Sprocket Holes
Q1 Q2 Q1 Q2
Pocket Quadrants
Reel Reel
Package Package A0 B0 K0 P1 W Pin1
Device Pins SPQ Diameter Width W1
Type Drawing (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) (mm)
ISOUSB111DWR SOIC DW 16 2000 330.0 16.4 10.75 10.7 2.7 12.0 16.0 Q1
ISOUSB111DWXR SSOP DWX 16 1000 330.0 16.4 12.05 6.15 3.3 16.0 16.0 Q1
Width (mm)
H
W
L
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
ISOUSB111DWR SOIC DW 16 2000 350.0 350.0 43.0
ISOUSB111DWXR SSOP DWX 16 1000 350.0 350.0 43.0
www.ti.com 14-Mar-2023
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
ISOUSB111DWR ACTIVE SOIC DW 16 2000 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 ISOUSB111 Samples
ISOUSB111DWXR ACTIVE SSOP DWX 16 1000 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 ISOU111 Samples
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 14-Mar-2023
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 21-Oct-2022
B0 W
Reel
Diameter
Cavity A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
W Overall width of the carrier tape
P1 Pitch between successive cavity centers
Sprocket Holes
Q1 Q2 Q1 Q2
Pocket Quadrants
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 21-Oct-2022
Width (mm)
H
W
Pack Materials-Page 2
GENERIC PACKAGE VIEW
DW 16 SOIC - 2.65 mm max height
7.5 x 10.3, 1.27 mm pitch SMALL OUTLINE INTEGRATED CIRCUIT
This image is a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4224780/A
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated