Amc 1306 e 25
Amc 1306 e 25
Amc 1306 e 25
Simplified Schematic
Floating
Power Supply
HV+
AMC1306Mx
3.3 V or 5.0 V
AVDD DVDD 3.0 V, 3.3 V, or 5.0 V
Reinforced Isolation
PWMx
HV-
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
AMC1306E05, AMC1306E25, AMC1306M05, AMC1306M25
SBAS734C – MARCH 2017 – REVISED JANAURY 2020 www.ti.com
Table of Contents
1 Features .................................................................. 1 8.1 Overview ................................................................. 21
2 Applications ........................................................... 1 8.2 Functional Block Diagram ....................................... 21
3 Description ............................................................. 1 8.3 Feature Description................................................. 22
8.4 Device Functional Modes........................................ 26
4 Revision History..................................................... 2
5 Device Comparison Table..................................... 4 9 Application and Implementation ........................ 27
9.1 Application Information............................................ 27
6 Pin Configuration and Functions ......................... 4
9.2 Typical Applications ................................................ 28
7 Specifications......................................................... 5
10 Power Supply Recommendations ..................... 33
7.1 Absolute Maximum Ratings ...................................... 5
7.2 ESD Ratings.............................................................. 5 11 Layout................................................................... 34
11.1 Layout Guidelines ................................................. 34
7.3 Recommended Operating Conditions....................... 5
11.2 Layout Example .................................................... 34
7.4 Thermal Information .................................................. 5
7.5 Power Ratings........................................................... 5 12 Device and Documentation Support ................. 35
7.6 Insulation Specifications............................................ 6 12.1 Device Support...................................................... 35
7.7 Safety-Related Certifications..................................... 7 12.2 Documentation Support ........................................ 35
7.8 Safety Limiting Values .............................................. 7 12.3 Related Links ........................................................ 35
7.9 Electrical Characteristics: AMC1306x05 ................... 8 12.4 Receiving Notification of Documentation Updates 35
7.10 Electrical Characteristics: AMC1306x25 ............... 10 12.5 Community Resources.......................................... 35
7.11 Switching Characteristics ...................................... 12 12.6 Trademarks ........................................................... 35
7.12 Insulation Characteristics Curves ......................... 13 12.7 Electrostatic Discharge Caution ............................ 35
7.13 Typical Characteristics .......................................... 14 12.8 Glossary ................................................................ 36
8 Detailed Description ............................................ 21 13 Mechanical, Packaging, and Orderable
Information ........................................................... 36
4 Revision History
Changes from Revision B (June 2018) to Revision C Page
• Changed Safety-related certifications bullet in Features section: changed VDE certification revision from DIN V VDE
V 0884-10 (VDE V 0884-11) to DIN VDE V 0884-11 and changed IEC 60950-1, and IEC 60065 to IEC 62368-1 .............. 1
• Changed DIN V VDE V to DIN VDE V in Description section................................................................................................ 1
• Changed CLR and CPG values from ≥ 9 mm to ≥ 8.5 mm in Insulation Specifications table ............................................... 6
• Changed Insulation Specifications table header row from DIN V VDE V 0884-11 (VDE V 0884-11): 2017-01 to DIN
VDE V 0884-11: 2017-01 ....................................................................................................................................................... 6
• Changed VDE certification details in Safety-Related Certifications table............................................................................... 7
• Changed Safety Limiting Values table format as per current standard.................................................................................. 7
• Changed free air to ambient in condition statement of Switching Characteristics table ...................................................... 12
• Changed 6.05 dB to 6.02 dB in Equation 3.......................................................................................................................... 27
• Changed input common-mode voltage from 2 V to 1.9 V for consistency with Input Bias Current vs Common-Mode
Input Voltage figure in What To Do and What Not To Do section........................................................................................ 32
• Changed VINx to AINx in Layout Guidelines section ........................................................................................................... 34
• Changed Recommended Layout of the AMC1306x figure to include connection to the shunt resistor and input filter
components .......................................................................................................................................................................... 34
DIFFERENTIAL INPUT
PART NUMBER INPUT VOLTAGE RANGE DIGITAL OUTPUT INTERFACE
RESISTANCE
AMC1306E05 ±50 mV 4.9 kΩ Manchester coded CMOS
AMC1306E25 ±250 mV 22 kΩ Manchester coded CMOS
AMC1306M05 ±50 mV 4.9 kΩ Uncoded CMOS
AMC1306M25 ±250 mV 22 kΩ Uncoded CMOS
DWV Package
8-Pin SOIC
Top View
AVDD 1 8 DVDD
AINP 2 7 CLKIN
AINN 3 6 DOUT
AGND 4 5 DGND
Not to scale
Pin Functions
PIN
I/O
NO. NAME DESCRIPTION
Analog (high-side) power supply, 3.0 V to 5.5 V.
1 AVDD —
See the Power Supply Recommendations section for decoupling recommendations.
2 AINP I Noninverting analog input
3 AINN I Inverting analog input
4 AGND — Analog (high-side) ground reference
5 DGND — Digital (controller-side) ground reference
6 DOUT O Modulator data output. This pin is a Manchester coded output for AMC1306Ex derivates.
7 CLKIN I Modulator clock input: 5 MHz to 21 MHz (5-V operation) with internal pulldown resistor (typical value: 1.5 MΩ)
Digital (controller-side) power supply, 2.7 V to 5.5 V.
8 DVDD —
See the Power Supply Recommendations section for decoupling recommendations.
7 Specifications
7.1 Absolute Maximum Ratings (1)
MIN MAX UNIT
Supply voltage AVDD to AGND or DVDD to DGND –0.3 6.5 V
Analog input voltage at AINP, AINN AGND – 6 AVDD + 0.5 V
Digital input or output voltage at CLKIN or DOUT DGND – 0.5 DVDD + 0.5 V
Input current to any pin except supply pins –10 10 mA
Junction temperature, TJ 150 °C
Storage temperature, Tstg –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
(1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be
taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed
circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as
inserting grooves and ribs on the PCB are used to help increase these specifications.
(2) This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by
means of suitable protective circuits.
(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.
(4) Apparent charge is electrical discharge caused by a partial discharge (pd).
(5) All pins on each side of the barrier are tied together, creating a two-pin device.
(1) The maximum safety temperature, TS, has the same value as the maximum junction temperature, TJ, specified for the device. The IS
and PS parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of IS and PS. These
limits vary with the ambient temperature, TA.
The junction-to-air thermal resistance, RθJA, in the Thermal Information table is that of a device installed on a high-K test board for
leaded surface-mount packages. Use these equations to calculate the value for each parameter:
TJ = TA + RθJA × P, where P is the power dissipated in the device.
TJ(max) = TS = TA + RθJA × PS, where TJ(max) is the maximum junction temperature.
PS = IS × AVDDmax + IS × AVDDmax, where AVDDmax is the maximum high-side supply voltage and DVDDmax is the maximum controller-
side supply voltage.
(1) Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage VCM for normal
operation. Observe analog input voltage range as specified in the Absolute Maximum Ratings table.
(2) The common-mode overvoltage detection level has a typical hysteresis of 90 mV.
(3) This is the –3-dB, second-order roll-off frequency of the integrated differential input amplifier to consider for the antialiasing filter design.
(4) Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer
function expressed as a number of LSBs or as a percent of the specified linear full-scale range (FSR).
(5) Offset error drift is calculated using the box method, as described by the following equation:
value MAX value MIN
TCE O
TempRange
(6) Gain error drift is calculated using the box method, as described by the following equation:
§ value MAX value MIN ·
TCE G ( ppm ) ¨¨ ¸¸ u 10 6
© value u TempRange ¹
(1) Steady-state voltage supported by the device in case of a system failure; see the specified common-mode input voltage VCM for normal
operation. Adhere to the analog input voltage range as specified in the Absolute Maximum Ratings table.
(2) The common-mode overvoltage detection level has a typical hysteresis of 90 mV.
(3) This parameter is the –3-dB, second-order, roll-off frequency of the integrated differential input amplifier to consider for antialiasing filter
designs.
(4) Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer
function expressed as number of LSBs or as a percent of the specified linear full-scale range FSR.
value MAX value MIN
TCE O
(5) Offset error drift is calculated using the box method, as described by the following equation: TempRange .
§ value MAX value MIN ·
TCE G ( ppm ) ¨¨ ¸¸ u 10
6
(6) Gain error drift is calculated using the box method, as described by the following equation: © value u TempRange ¹ .
(1) The output of the Manchester encoded versions of the AMC1306Ex can change with every edge of CLKIN with a typical delay of 6 ns;
see the Manchester Coding Feature section for additional details.
tCLKIN tHIGH
CLKIN
tLOW
tH tD tr / tf
DOUT
AVDD
DVDD
tASTART
CLKIN
...
tISTART
500 1200
AVDD = DVDD = 3.6 V 1100
AVDD = DVDD = 5.5 V
1000
400
900
800
300 700
PS (mW)
IS (mA)
600
200 500
400
300
100
200
100
0 0
0 50 100 150 200 0 50 100 150 200
TA (°C) D001
TA (°C) D002
Figure 3. Thermal Derating Curve for Safety-Limiting Figure 4. Thermal Derating Curve for Safety-Limiting
Current per VDE Power per VDE
1.E+11 Safety Margin Zone: 1800 VRMS, 254 Years
Operating Zone: 1500 VRMS, 135 Years
1.E+10 TDDB Line (<1 PPM Fail Rate)
87.5%
1.E+9
1.E+8
Time to Fail (s)
1.E+7
1.E+6
1.E+5
1.E+4
1.E+3
20%
1.E+2
1.E+1
500 1500 2500 3500 4500 5500 6500 7500 8500 9500
Stress Voltage (VRMS)
TA up to 150°C, stress-voltage frequency = 60 Hz,
isolation working voltage = 1500 VRMS, operating lifetime = 135 years
4 3.3
3.5 3.25
3.2
3
3.15
VCMov (V)
2.5
VCM (V)
3.1
2
3.05
1.5
3
1 2.95
0.5 2.9
3 3.5 4 4.5 5 5.5 -40 -25 -10 5 20 35 50 65 80 95 110 125
AVDD (V) D003
Temperature (qC) D004
Figure 6. Maximum Operating Common-Mode Input Voltage Figure 7. Common-Mode Overvoltage Detection Level vs
vs High-Side Supply Voltage Temperature
60 0
AMC1306x25
40 AMC1306x05
-20
20
-40
CMRR (dB)
0
IIB (PA)
-60
-20
-80
-40
-60 -100
AMC1306x25
AMC1306x05
-80 -120
-0.5 0 0.5 1 1.5 2 2.5 3 3.5 0.1 1 10 100 1000
VCM (V) D005
fIN (kHz) D006
3 50
2.5 25
INL (|LSB|)
EO (µV)
2 0
1.5 -25
1 -50
0.5 -75
0 -100
-40 -25 -10 5 20 35 50 65 80 95 110 125 3 3.5 4 4.5 5 5.5
Temperature (°C) D008
AVDD (V) D009
Figure 10. Integral Nonlinearity vs Temperature Figure 11. Offset Error vs High-Side Supply Voltage
EO (µV)
0 0
-20 -20
-40 -40
-60 Device 1 -60
-80 Device 2 -80
Device 3
-100 -100
-40 -25 -10 5 20 35 50 65 80 95 110 125 5 9 13 17 21
Temperature (°C) D010
fCLKIN (MHz) D011
Figure 12. Offset Error vs Temperature Figure 13. Offset Error vs Clock Frequency
0.25 0.3
0.2
0.2
0.15
0.1
0.1
0.05
EG (%)
EG (%)
0 0
-0.05
-0.1
-0.1
-0.15
-0.2
-0.2
-0.25 -0.3
3 3.5 4 4.5 5 5.5 -40 -25 -10 5 20 35 50 65 80 95 110 125
AVDD (V) D012
Temperature (qC) D013
Figure 14. Gain Error vs High-Side Supply Voltage Figure 15. Gain Error vs Temperature
0.3 0
AMC1306x25
AMC1306x05
0.2 -20
0.1 -40
PSRR (dB)
EG (%)
0 -60
-0.1 -80
-0.2 -100
-0.3 -120
5 9 13 17 21 0.1 0.2 0.5 1 2 3 4 5 7 10 2030 50 100 200 500 1000
fCLKIN (MHz) D014
Ripple Frequency (kHz) D015
Figure 16. Gain Error vs Clock Frequency Figure 17. Power-Supply Rejection Ratio vs
Ripple Frequency
Figure 18. Signal-to-Noise Ratio and Signal-to-Noise + Figure 19. Signal-to-Noise Ratio and Signal-to-Noise +
Distortion vs High-Side Supply Voltage Distortion vs Temperature
90 88
AMC1306x25, SNR
89 AMC1306x25, SINAD 86
88 AMC1306x05, SNR
AMC1306x05, SINAD 84
SNR and SINAD (dB)
87
82
86
80
85
78
84
76
83
74 AMC1306x25, SNR
82 AMC1306x25, SINAD
81 72 AMC1306x05, SNR
AMC1306x05, SINAD
80 70
5 9 13 17 21 0.1 1 10 100
fCLKIN (MHz) D018
fIN (kHz) D019
Figure 20. Signal-to-Noise Ratio and Signal-to-Noise + Figure 21. Signal-to-Noise Ratio and Signal-to-Noise +
Distortion vs Clock Frequency Distortion vs Input Signal Frequency
100 95
AMC1306x25, SNR AMC1306x05, SNR
95 AMC1306x25, SINAD 90 AMC1306x05, SINAD
90 85
SNR and SINAD (dB)
85 80
80 75
75 70
70 65
65 60
60 55
55 50
50 45
0 50 100 150 200 250 300 350 400 450 500 0 10 20 30 40 50 60 70 80 90 100
VIN (mVpp) D020
VIN (mVpp) D042
Figure 22. Signal-to-Noise Ratio and Signal-to-Noise + Figure 23. Signal-to-Noise Ratio and Signal-to-Noise +
Distortion vs Input Signal Amplitude Distortion vs Input Signal Amplitude
THD (dB)
-96 -96
-98 -98
-100 -100
-102 -102
-104 -104
-106 -106
-108 -108
-110 -110
4.5 4.75 5 5.25 5.5 3 3.5 4 4.5 5 5.5
AVDD (V) D021
AVDD (V) D039
fCLKIN = 21 MHz fCLKIN = 20 MHz
Figure 24. Total Harmonic Distortion vs Figure 25. Total Harmonic Distortion vs
High-Side Supply Voltage (5 V, nom) High-Side Supply Voltage (3.3 V, nom)
-86 -86
-88 -88
-90 -90
-92 -92
-94 -94
THD (dB)
THD (dB)
-96 -96
-98 -98
-100 -100
-102 -102
-104 -104
-106 -106
-108 -108
-110 -110
-40 -25 -10 5 20 35 50 65 80 95 110 125 5 9 13 17 21
Temperature (°C) D022
fCLKIN (MHz) D023
Figure 26. Total Harmonic Distortion vs Temperature Figure 27. Total Harmonic Distortion vs Clock Frequency
-85 -70
-75
-90
-80
-95 -85
-90
THD (dB)
THD (dB)
-100
-95
-105
-100
-110 -105
-110
-115
-115
-120 -120
0.1 1 10 0 50 100 150 200 250 300 350 400 450 500
fIN (kHz) D024
VIN (mVpp) D025
AMC1306x25
Figure 28. Total Harmonic Distortion vs Figure 29. Total Harmonic Distortion vs
Input Signal Frequency Input Signal Amplitude
SFDR (dB)
-85
THD (dB)
102
-90
98
-95
94
-100
-105 90
-110 86
-115 82
0 10 20 30 40 50 60 70 80 90 100 3 3.5 4 4.5 5 5.5
VIN (mVpp) D043
AVDD (V) D026
AMC1306x05
Figure 30. Total Harmonic Distortion vs Figure 31. Spurious-Free Dynamic Range vs
Input Signal Amplitude High-Side Supply Voltage
118 118
114 114
110 110
106 106
SFDR (dB)
SFDR (dB)
102 102
98 98
94 94
90 90
86 86
82 82
-40 -25 -10 5 20 35 50 65 80 95 110 125 5 9 13 17 21
Temperature (qC) D027
fCLKIN (MHz) D028
Figure 32. Spurious-Free Dynamic Range vs Temperature Figure 33. Spurious-Free Dynamic Range vs
Clock Frequency
118 125
114 120
110 115
110
106
SFDR (dB)
SFDR (dB)
105
102
100
98
95
94
90
90 85
86 80
82 75
0.1 1 10 0 50 100 150 200 250 300 350 400 450 500
fIN (kHz) D029
VIN (mVpp) D030
AMC1306x25
Figure 34. Spurious-Free Dynamic Range vs Figure 35. Spurious-Free Dynamic Range vs
Input Signal Frequency Input Signal Amplitude
Magnitude (dB)
-60
SFDR (dB)
100
95 -80
90 -100
85
-120
80
75 -140
70 -160
0 10 20 30 40 50 60 70 80 90 100 0 5 10 15 20 25 30 35 40
VIN (mVpp) D046
Frequency (kHz) D044
AMC1306x05 AMC1306x05, 4096-point FFT, VIN = 100 mVPP
Figure 36. Spurious-Free Dynamic Range vs Figure 37. Frequency Spectrum with 1-kHz Input Signal
Input Signal Amplitude
0 0
-20 -20
-40 -40
Magnitude (dB)
Magnitude (dB)
-60 -60
-80 -80
-100 -100
-120 -120
-140 -140
-160 -160
0 5 10 15 20 25 30 35 40 0 5 10 15 20 25 30 35 40
Frequency (kHz) D045
Frequency (kHz) D031
AMC1306x05, 4096-point FFT, VIN = 100 mVPP AMC1306x25, 4096-point FFT, VIN = 500 mVPP
Figure 38. Frequency Spectrum with 10-kHz Input Signal Figure 39. Frequency Spectrum with 1-kHz Input Signal
0 10
9.5
-20
9
-40 8.5
8
Magnitude (dB)
-60
IAVDD (mA)
7.5
-80 7
6.5
-100
6
-120 5.5
5
-140
4.5
-160 4
0 5 10 15 20 25 30 35 40 3 3.5 4 4.5 5 5.5
Frequency (kHz) D032
AVDD (V) D033
AMC1306x25, 4096-point FFT, VIN = 500 mVPP
Figure 40. Frequency Spectrum with 10-kHz Input Signal Figure 41. High-Side Supply Current vs
High-Side Supply Voltage
IAVDD (mA)
7.5 7.5
7 7
6.5 6.5
6 6
5.5 5.5
5 5
4.5 4.5
4 4
-40 -25 -10 5 20 35 50 65 80 95 110 125 5 9 13 17 21
Temperature (°C) D034
Clock Frequency (MHz) D035
Figure 42. High-Side Supply Current vs Temperature Figure 43. High-Side Supply Current vs Clock Frequency
8 8
7.5 AMC1306Mx 7.5 AMC1306Mx, DVDD = 3.3 V
AMC1306Ex AMC1306Mx, DVDD = 5 V
7 7 AMC1306Ex, DVDD = 3.3 V
6.5 6.5 AMC1306Ex, DVDD = 5 V
6 6
IDVDD (mA)
IDVDD (mA)
5.5 5.5
5 5
4.5 4.5
4 4
3.5 3.5
3 3
2.5 2.5
2 2
2.7 3.1 3.5 3.9 4.3 4.7 5.1 5.5 -40 -25 -10 5 20 35 50 65 80 95 110 125
DVDD (V) D036
Temperature (qC) D037
Figure 44. Controller-Side Supply Current vs Figure 45. Controller-Side Supply Current vs Temperature
Controller-Side Supply Voltage
8
7.5 AMC1306Mx, DVDD = 3.3 V
AMC1306Mx, DVDD = 5 V
7 AMC1306Ex, DVDD = 3.3 V
6.5 AMC1306Ex, DVDD = 5 V
6
IDVDD (mA)
5.5
5
4.5
4
3.5
3
2.5
2
5 9 13 17 21
fCLKIN (MHz) D038
8 Detailed Description
8.1 Overview
The differential analog input (comprised of input signals AINP and AINN) of the AMC1306 is a fully-differential
amplifier feeding the switched-capacitor input of a second-order, delta-sigma (ΔΣ) modulator stage that digitizes
the input signal into a 1-bit output stream. The isolated data output DOUT of the converter provides a stream of
digital ones and zeros that is synchronous to the externally-provided clock source at the CLKIN pin with a
frequency in the range of 5 MHz to 21 MHz. The time average of this serial bitstream output is proportional to the
analog input voltage.
The Functional Block Diagram section shows a detailed block diagram of the AMC1306. The analog input range
is tailored to directly accommodate a voltage drop across a shunt resistor used for current sensing. The silicon-
dioxide (SiO2) based capacitive isolation barrier supports a high level of magnetic field immunity as described in
the ISO72x Digital Isolator Magnetic-Field Immunity application report, available for download at www.ti.com. The
external clock input simplifies the synchronization of multiple current-sensing channels on the system level. The
extended frequency range of up to 21 MHz supports higher performance levels compared to the other solutions
available on the market.
AVDD DVDD
Reinforced
AMC1306x Isolation
Barrier
AINP
Manchester Coding
(AMC1306Ex Only)
Receiver
û Modulator DOUT
AINN
Receiver
Interface
Band-Gap
CLKIN
Reference
VCM, AVDD
Diagnostic
AGND DGND
-20
-40
Magnitude (dB)
-60
-80
-100
-120
-140
-160
0.1 1 10 100 1000 10000
Frequency (kHz) D007
Consider the input impedance of the AMC1306 in designs with high-impedance signal sources that can cause
degradation of gain and offset specifications. The importance of this effect, however, depends on the desired
system performance. Additionally, the input bias current caused by the internal common-mode voltage at the
output of the differential amplifier is dependent on the actual amplitude of the input signal; see the Isolated
Voltage Sensing section for more details on reducing these effects.
There are two restrictions on the analog input signals (AINP and AINN). First, if the input voltage exceeds the
range AGND – 6 V to AVDD + 0.5 V, the input current must be limited to 10 mA because the device input
electrostatic discharge (ESD) diodes turn on. In addition, the linearity and noise performance of the device are
ensured only when the differential analog input voltage remains within the specified linear full-scale range (FSR),
that is ±250 mV (for the AMC1306x25) or ±50 mV (for the AMC1306x05), and within the specified input common-
mode range.
fCLKIN
V1 V2 V3 V4
VIN Integrator 1 Integrator 2
CMP
0V
V5
DAC
The modulator shifts the quantization noise to high frequencies, as shown in Figure 48. Therefore, use a low-
pass digital filter at the output of the device to increase the overall performance. This filter is also used to convert
from the 1-bit data stream at a high sampling rate into a higher-bit data word at a lower rate (decimation). TI's
microcontroller families TMS320F2807x and TMS320F2837x offer a suitable programmable, hardwired filter
structure termed a sigma-delta filter module (SDFM) optimized for usage with the AMC1306 family. Also,
SD24_B converters on the MSP430F677x microcontrollers offer a path to directly access the integrated sinc-
filters for a simple system-level solution for multichannel, isolated current sensing. An additional option is to use a
suitable application-specific device, such as the AMC1210 (a four-channel digital sinc-filter). Alternatively, a field-
programmable gate array (FPGA) can be used to implement the filter.
Transmitter Receiver
OOK
Modulation
SiO2-Based
TX IN Capacitive
TX Signal RX Signal Envelope
Reinforced RX OUT
Conditioning Conditioning Detection
Isolation
Barrier
Oscillator
TX IN
RX OUT
Modulator Output
+FS (Analog Input)
Analog Input
The density of ones in the output bitstream for any input voltage value (with the exception of a full-scale input
signal, as described in the Output Behavior in Case of a Full-Scale Input section) can be calculated using
Equation 1:
VIN VClipping
2 u VClipping (1)
The AMC1306 system clock is provided externally at the CLKIN pin. For more details, see the Switching
Characteristics table and the Manchester Coding Feature section.
Clock
Uncoded
Bitstream
1 0 1 0 1 1 1 0 0 1 1 0 0 0 1
Machester
Coded
Bitstream
tASTART
tISTART
CLKIN
...
DOUT Valid Bit Stream 1 0 Test Pattern 1 Bit Stream Not Valid Valid Bit Stream
CLKIN
... ...
... ...
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
14
12
10
ENOB (bits)
4
sinc3
2 sinc2
sinc1
0
1 10 100 1000
OSR D040
An example code for implementing a sinc3 filter in an FPGA is discussed in the Combining the ADS1202 with an
FPGA Digital Filter for Current Measurement in Motor Control Applications application note, available for
download at www.ti.com.
Motor
DC link
RSHUNT L1
RSHUNT L3
RSHUNT
L2
AMC1306Mx
3.3 V AVDD DVDD 3.3 V
AINP CLKIN
AINN DOUT
AGND DGND TMS320F28x7x
AMC1306Mx
3.3 V AVDD DVDD 3.3 V SD-D1
SD-C1
AINP CLKIN
AINN DOUT SD-D2
SD-C2
AGND DGND
AMC1306Mx
SD-D3
3.3 V AVDD DVDD 3.3 V
SD-C3
AINP CLKIN
SD-D4
AINN DOUT
SD-C4
AGND DGND
AMC1306Mx
CDCLVC1104 PWMx
3.3 V AVDD DVDD 3.3 V
AINP CLKIN
AINN DOUT
AGND DGND
RSHUNT L1
RSHUNT L3
RSHUNT
L2
AMC1306Ex
3.3 V AVDD DVDD 3.3 V
AINP CLKIN
AINN DOUT
AGND DGND TMS320F28x7x
AMC1306Ex
3.3 V AVDD DVDD 3.3 V
AINP CLKIN
AINN DOUT
SD-D1
AGND DGND SD-D2
AMC1306Ex
SD-D3
3.3 V AVDD DVDD 3.3 V SD-D4
AINP CLKIN
AINN DOUT
AGND DGND
AMC1306Ex
3.3 V AVDD DVDD 3.3 V
AINP CLKIN
AINN DOUT
AGND DGND Clock Source
14
12
10
ENOB (Bits)
4
sinc1
2 sinc2
sinc3
0
0 2 4 6 8 10 12 14 16 18 20
Settling Time (µs) D041
AVDD
R2
R4 R5
AINP
IIB
200 NŸ
R3 RIND û Modulator
AINN
AGND
VCM = 1.9 V
AGND
This gain error can be easily minimized during the initial system-level gain calibration procedure.
This additional series resistor (R3') influences the gain error of the circuit. The effect can be calculated using
Equation 5 with R5 = R5' = 50 kΩ and R4 = R4' = 2.5 kΩ (for the AMC1306x05) or 12.5 kΩ (for the
AMC1306x25).
§ R4 ·
E G (%) ¨ 1 R4' R3' ¸ u 100%
© ¹ (5)
40
20
0
IIB (PA)
-20
-40
-60 AMC1306x25
AMC1306x05
-80
-0.5 0 0.5 1 1.5 2 2.5 3 3.5
VCM (V) D005
R1 AMC1306Mx
Gate Driver 800 3.0 V,
5.1 V
AVDD DVDD 3.3 V,
or 5.0 V
Reinforced Isolation
Z1 C1 C2 C4 C5
1N751A 10 F 0.1 F 0.1 F 2.2 F
AGND DGND
RSHUNT
To Load AINN DOUT SD-Dx
TMS320F2837x
HV-
11 Layout
SMD
Shunt Resistor
AMC1306x
SMD
0603 To Digital
SMD
RFLT AINN DOUT Filter
0603
(MCU)
AGND DGND
LEGEND
Copper Pour and Traces
High-Side Area
Controller-Side Area
Via to Ground Plane
Via to Supply Plane
12.6 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
12.7 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
12.8 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 10-Dec-2020
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
AMC1306E05DWV ACTIVE SOIC DWV 8 64 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 1306E05
AMC1306E05DWVR ACTIVE SOIC DWV 8 1000 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 1306E05
AMC1306E25DWV ACTIVE SOIC DWV 8 64 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 1306E25
AMC1306E25DWVR ACTIVE SOIC DWV 8 1000 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 1306E25
AMC1306M05DWV ACTIVE SOIC DWV 8 64 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 1306M05
AMC1306M05DWVR ACTIVE SOIC DWV 8 1000 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 1306M05
AMC1306M25DWV ACTIVE SOIC DWV 8 64 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 1306M25
AMC1306M25DWVR ACTIVE SOIC DWV 8 1000 RoHS & Green NIPDAU Level-3-260C-168 HR -40 to 125 1306M25
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 10-Dec-2020
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 5-Jan-2022
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 5-Jan-2022
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 5-Jan-2022
TUBE
Pack Materials-Page 3
PACKAGE OUTLINE
SEATING PLANE
11.5 0.25
PIN 1 ID TYP 0.1 C
AREA
6X 1.27
8
1
5.95 2X
5.75 3.81
NOTE 3
4
5
0.51
8X
0.31
7.6 0.25 C A B
A B 2.8 MAX
7.4
NOTE 4
0.33
TYP
0.13
SEE DETAIL A
(2.286)
0.25
GAGE PLANE
0.46
0.36
0 -8
1.0
0.5 DETAIL A
(2) TYPICAL
4218796/A 09/2013
NOTES:
1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed 0.15 mm, per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
www.ti.com
EXAMPLE BOARD LAYOUT
8X (0.6) SYMM
6X (1.27)
(10.9)
4218796/A 09/2013
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
8X (1.8) SYMM
8X (0.6)
SYMM
6X (1.27)
(10.9)
4218796/A 09/2013
NOTES: (continued)
7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
8. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated