LM555
LM555
LM555
com
Single Timer
Features Description
• High Current Drive Capability (200mA) The LM555/NE555/SA555 is a highly stable controller
• Adjustable Duty Cycle
capable of producing accurate timing pulses. With a
• Temperature Stability of 0.005%/C monostable operation, the time delay is controlled by one
• Timing From Sec to Hours external resistor and one capacitor. With an astable
• Turn off Time Less Than 2Sec operation, the frequency and duty cycle are accurately
controlled by two external resistors and one capacitor.
Applications
• Precision Timing 8-DIP
• Pulse Generation
• Time Delay Generation
1
• Sequential Timing
8-SOP
R R R
GND 1 8 Vcc
Output OutPut
3
Stage F/F 6 Threshold
Comp.
Reset 4 5
Control
Vref Voltage
Rev. 1.0.3
©2002 Fairchild Semiconductor Corporation
LM555/NE555/SA555
2
LM555/NE555/SA555
Electrical Characteristics
(TA = 25C, VCC = 5 ~ 15V, unless otherwise specified)
VCC = 15V
ISOURCE = 200mA 12.5 - V
High Output Voltage VOH ISOURCE = 100mA 12.75 13.3 V
VCC = 5V
2.75 3.3 - V
ISOURCE = 100mA
Rise Time of Output (Note4) tR - - 100 - ns
Fall Time of Output (Note4) tF - - 100 - ns
Discharge Leakage Current ILKG - - 20 100 nA
Notes:
1. When the output is high, the supply current is typically 1mA less than at VCC = 5V.
2. Tested at VCC = 5.0V and VCC = 15V.
3. This will determine the maximum value of RA + RB for 15V operation, the max. total R = 20M, and for 5V operation, the
max. total R = 6.7M
4. These parameters, although guaranteed, are not 100% tested in production.
3
LM555/NE555/SA555
Application Information
Table 1 below is the basic operating table of 555 timer:
1. Monostable Operation
+Vcc
102
4 8 RA
RESET Vcc 101 =1k 10M
10k 100k
Trigger 7 1M
DISCH RA
2 TRIG
Capacitance(uF)
100
THRES 6
10-1
3 OUT C1
CONT 5
GND 10
-2
RL 1 C2
10-3
10-5 10-4 10-3 10-2 10-1 100 101 102
Time Delay(s)
4
LM555/NE555/SA555
Figure 1 illustrates a monostable circuit. In this mode, the timer generates a fixed pulse whenever the trigger voltage falls
below Vcc/3. When the trigger pulse voltage applied to the #2 pin falls below Vcc/3 while the timer output is low, the timer's
internal flip-flop turns the discharging Tr. off and causes the timer output to become high by charging the external capacitor
C1 and setting the flip-flop output at the same time.
The voltage across the external capacitor C1, VC1 increases exponentially with the time constant t=RA*C and reaches 2Vcc/3
at td=1.1RA*C. Hence, capacitor C1 is charged through resistor RA. The greater the time constant RAC, the longer it takes
for the VC1 to reach 2Vcc/3. In other words, the time constant RAC controls the output pulse width.
When the applied voltage to the capacitor C1 reaches 2Vcc/3, the comparator on the trigger terminal resets the flip-flop,
turning the discharging Tr. on. At this time, C1 begins to discharge and the timer output converts to low.
In this way, the timer operating in the monostable repeats the above process. Figure 2 shows the time constant relationship
based on RA and C. Figure 3 shows the general waveforms during the monostable operation.
It must be noted that, for a normal operation, the trigger pulse voltage needs to maintain a minimum of Vcc/3 before the timer
output turns low. That is, although the output remains unaffected even if a different trigger pulse is applied while the output
is high, it may be affected and the waveform does not operate properly if the trigger pulse voltage at the end of the output
pulse remains at below Vcc/3. Figure 4 shows such a timer output abnormality.
2. Astable Operation
+Vcc
100
RA (RA+2RB)
4 8 10
1k
RESET Vcc 10k
DISCH 7
Capacitance(uF)
1
100k
2 TRIG
RB 1M
THRES 6 0.1
10M
3 OUT C1 0.01
CONT 5
GND
RL 1 C2 1E-3
100m 1 10 100 1k 10k 100k
Frequency(Hz)
5
LM555/NE555/SA555
An astable timer operation is achieved by adding resistor RB to Figure 1 and configuring as shown on Figure 5. In the astable
operation, the trigger terminal and the threshold terminal are connected so that a self-trigger is formed, operating as a multi
vibrator. When the timer output is high, its internal discharging Tr. turns off and the V C1 increases by exponential
function with the time constant (RA+RB)*C.
When the VC1, or the threshold voltage, reaches 2Vcc/3, the comparator output on the trigger terminal becomes high,
resetting the F/F and causing the timer output to become low. This in turn turns on the discharging Tr. and the C1 discharges
through the discharging channel formed by RB and the discharging Tr. When the VC1 falls below Vcc/3, the comparator
output on the trigger terminal becomes high and the timer output becomes high again. The discharging Tr. turns off and the
VC1 rises again.
In the above process, the section where the timer output is high is the time it takes for the V C1 to rise from Vcc/3 to 2Vcc/3,
and the section where the timer output is low is the time it takes for the VC1 to drop from 2Vcc/3 to Vcc/3. When timer
output is high, the equivalent circuit for charging capacitor C1 is as follows:
RA RB
Vcc C1 Vc1(0-)=Vcc/3
dvc1 V – V0-
C 1 dt = cc 1
RA + RB
V 0+ = V 3 2
C1 CC
t--------
- –------------------
R + R
2 A
B C1
VC1t = VCC1 – --- e 3
3
Since the duration of the timer output high state(tH) is the amount of time it takes for the VC1(t) to reach 2Vcc/3,
6
LM555/NE555/SA555
t
- – H
V t
2 - 4
--V RA +
= = RBC11 -2-- e
C1 3 CC V –
CC 3
5
t = C R + R In2 = 0.693R + R C
H 1 A B A B 1
The equivalent circuit for discharging capacitor C1, when timer output is low is, as follows:
RB
C1 VC1(0-)=2Vcc/3 RD
dv 1
C1 ----------- -----------V = 0 6
C --------+
1 dt R + R C1
A B
t
tL
1 -
- -- 2 RA + RDC1
3 = - -- V 8
VCC 3 CC e
t = C R + R In2 = 0.693R + R C 9
L 1 B D B D 1
Since RD is normally RB>>RD although related to the size of discharging Tr.,
tL=0.693RBC1 (10)
Consequently, if the timer operates in astable, the period is the same with
'T=tH+tL=0.693(RA+RB)C1+0.693RBC1=0.693(RA+2RB)C1' because the period is the sum of the charge time and discharge
time. And since frequency is the reciprocal of the period, the following applies.
1 1 .
frequency, f = - -- = --------------- --- --
4 4 11
--- -----------------
T R + 2R C
A B 1
3. Frequency divider
By adjusting the length of the timing cycle, the basic circuit of Figure 1 can be made to operate as a frequency divider. Figure
8. illustrates a divide-by-three circuit that makes use of the fact that retriggering cannot occur during the timing cycle.
7
LM555/NE555/SA555
+Vcc
RA
4 8
RESET Vcc
7
Trigger DISCH
2 TRIG
6
THRES
Output
3 OUT
Input
GND
CONT 5 C
1
Figure 9. Circuit for Pulse Width Modulation Figure 10. Waveforms of Pulse Width Modulation
8
LM555/NE555/SA555
+Vcc
RA
4 8
RESET Vcc
7
DISCH
2 TRIG
RB
6
THRES
Output
3 OUT
Modulation
GND
CONT 5 C
1
Figure 11. Circuit for Pulse Position Modulation Figure 12. Waveforms of pulse position modulation
6. Linear Ramp
When the pull-up resistor RA in the monostable circuit shown in Figure 1 is replaced with constant current source, the
VC1 increases linearly, generating a linear ramp. Figure 13 shows the linear ramp generating circuit and Figure 14
illustrates the generated linear ramp waveforms.
+Vcc
RE R1
4 8
RESET Vcc
DISCH 7
2 TRIG Q1
THRES 6 R2
Output
3 OUT C1
CONT 5
GND
1 C2
Figure 13. Circuit for Linear Ramp Figure 14. Waveforms of Linear Ramp
In Figure 13, current source is created by PNP transistor Q1 and resistor R1, R2, and RE.
V V
I= ---------------------------
CC E
C
R 12
E
Here, V
E is
R2
V = V +------------V 13
E BE R 1 + R 2 CC
For example, if Vcc=15V, RE=20k, R1=5kW, R2=10k, and VBE=0.7V,
VE=0.7V+10V=10.7V
Ic=(15-10.7)/20k=0.215mA
9
LM555/NE555/SA555
When the trigger starts in a timer configured as shown in Figure 13, the current flowing through capacitor C1 becomes a
constant current generated by PNP transistor and resistors.
Hence, the VC is a linear ramp function as shown in Figure 14. The gradient S of the linear ramp function is defined as
follows:
S V
p–p
= 14
----------------
T
Here the Vp-p is the peak-to-peak voltage.
If the electric charge amount accumulated in the capacitor is divided by the capacitance, the VC comes out as
V
- -- = -
Q 16
------ --
T
---
T C
In other words, the gradient of the linear ramp function appearing across the capacitor can be obtained by using the constant
current flowing through the capacitor.
If the constant current flow through the capacitor is 0.215mA and the capacitance is 0.02F, the gradient of the ramp
function at both ends of the capacitor is S = 0.215m/0.022 = 9.77V/ms.
10
LM555/NE555/SA555
Mechanical Dimensions
Package
Dimensions in millimeters
8-DIP
( 0.79 )
6.40 0.20
0.031
0.252 0.008
1.524 0.10
0.060 0.004
0.018 0.004
0.46 0.10
#1 #8
0.362 0.008
0.378 MAX
9.20 0.20
9.60
#4 #5
0.100
2.54
3.30 0.30
5.08
0.200 MAX 0.130 0.012
7.62
0.300 3.40 0.20
0.33
0.134 0.008 0.013 MIN
+0.10
0.25 –0.05
+0.004
0.010 –0.002
0~15
11
LM555/NE555/SA555
8-SOP
0.1~0.25
MIN 0.004~0.001
1.55 0.20
0.061
0.008
0.022
0.56
()
#1 #8
0.202 MAX
0.194 0.008
4.92 0.20
5.13
0.016 0.004
0.41 0.10
#4 #5
6.00 0.30
0.050
1.27
0.236 0.012 1.80
MAX
0.071
0.006
0.15
MAX0.004
MAX0.10
+
-0.002 3.95 0.20
0.004 +
-0.05
0.10
0.156 0.008
0~8
5.72
0.225
0.50 0.20
0.020 0.008
12
LM555/NE555/SA555
Ordering Information
Product Number Package Operating Temperature
LM555CN 8-DIP
0 ~ +70C
LM555CM 8-SOP
Product Number Package Operating Temperature
NE555N 8-DIP
0 ~ +70C
NE555D 8-SOP
Product Number Package Operating Temperature
SA555 8-DIP
-40 ~ +85C
SA555D 8-SOP
13
LM555/NE555/SA555
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY
LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN;
NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
www.fairchildsemi.com