Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1109/IOLTS.2005.38guideproceedingsArticle/Chapter ViewAbstractPublication PagesConference Proceedingsacm-pubtype
Article

Integrating BIST Techniques for On-Line SoC Testing

Published: 06 July 2005 Publication History
  • Get Citation Alerts
  • Abstract

    Todayýs complex system-on-chip integrated circuits include a wide variety of functional IPs whose correct manufacturing must be guaranteed by IC producers. Infrastructure IPs are increasingly often inserted to achieve this purpose; such blocks, explicitly designed for test, are coupled with functional IPs both to obtain yield improvement during the manufacturing process and to perform volume production test. In some fields (e.g., the automotive one) there is a strong need for flexible and reusable test architectures able to guarantee effective and low-cost solutions for mission-mode fault detection capabilities within complex SoCs. In this paper, we propose to reuse structures inserted to support the manufacturing test to perform non-concurrent on-line test of SoCs. The feasibility of this approach and its costs have been evaluated on a real case of study including processor, memory and user defined logic cores.

    Cited By

    View all
    • (2023)A Weighted-Bin Difference Method for Issue Site Identification in Analog and Mixed-Signal Multi-Site TestingJournal of Electronic Testing: Theory and Applications10.1007/s10836-023-06047-w39:1(57-69)Online publication date: 21-Feb-2023
    • (2017)Transparent lifetime built-in self-testing of networks-on-chip through the selective non-concurrent testing of their communication channelsProceedings of the 2nd International Workshop on Advanced Interconnect Solutions and Technologies for Emerging Computing Systems10.1145/3073763.3073765(12-17)Online publication date: 25-Jan-2017
    • (2008)Robust concurrent online testing of network-on-chip-based SoCsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2008.200073216:9(1199-1209)Online publication date: 1-Sep-2008
    • Show More Cited By

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image Guide Proceedings
    IOLTS '05: Proceedings of the 11th IEEE International On-Line Testing Symposium
    July 2005
    276 pages
    ISBN:0769524060

    Publisher

    IEEE Computer Society

    United States

    Publication History

    Published: 06 July 2005

    Qualifiers

    • Article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 29 Jul 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2023)A Weighted-Bin Difference Method for Issue Site Identification in Analog and Mixed-Signal Multi-Site TestingJournal of Electronic Testing: Theory and Applications10.1007/s10836-023-06047-w39:1(57-69)Online publication date: 21-Feb-2023
    • (2017)Transparent lifetime built-in self-testing of networks-on-chip through the selective non-concurrent testing of their communication channelsProceedings of the 2nd International Workshop on Advanced Interconnect Solutions and Technologies for Emerging Computing Systems10.1145/3073763.3073765(12-17)Online publication date: 25-Jan-2017
    • (2008)Robust concurrent online testing of network-on-chip-based SoCsIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2008.200073216:9(1199-1209)Online publication date: 1-Sep-2008
    • (2007)A software-based methodology for the generation of peripheral test sets based on high-level descriptionsProceedings of the 20th annual conference on Integrated circuits and systems design10.1145/1284480.1284571(348-353)Online publication date: 3-Sep-2007
    • (2007)A robust protocol for concurrent on-line test (COLT) of NoC-based systems-on-a-chipProceedings of the 44th annual Design Automation Conference10.1145/1278480.1278650(670-675)Online publication date: 4-Jun-2007
    • (2007)Coupling EA and high-level metrics for the automatic generation of test blocks for peripheral coresProceedings of the 9th annual conference on Genetic and evolutionary computation10.1145/1276958.1277342(1912-1919)Online publication date: 7-Jul-2007

    View Options

    View options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media