Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1145/313817.313876acmconferencesArticle/Chapter ViewAbstractPublication PagesislpedConference Proceedingsconference-collections
Article
Free access

Single-phase source-coupled adiabatic logic

Published: 17 August 1999 Publication History
First page of PDF

References

[1]
P.E. Allen and D. R. Holberg. CMOS Analog Circuit Design. Oxford University Press, 1987.
[2]
W.C. Athas, L. J. Svensson, J. G. Koller, N. Tzartzanis, and Y. Chou. Low-power digital systems based on adiabatic-switching principles. IEEE Transactions on VLSI Systems, 2(4):398-406, December 1994.
[3]
J. S. Denker. A review of adiabatic computing. In Proceedings of the 1994 Symposium on Low Power Electronics/Digest of Technical Papers, pages 94-97, October 1994.
[4]
S. Kim and M. C. Papaefthymiou. True single-phase energy-recovering logic for low-power, high-speed VLSI. In Proceedings oflnternational Symposium on Low-Power Electronics and Design, August 1998.
[5]
S. Kim and M. C. Papaefthymiou. Low-energy adder design with a single-phase source-coupled adiabatic logic. 1999. Submitted for Publication.
[6]
M.C. Knapp, P. J. Kindlmann, and M. C. Papaefihymiou. Implementing and evaluating adiabatic arithmetic units. In IEEE 1996 Custom Integrated Circuit Conference, pages 115-118, 1996.
[7]
A. Kramer, J. S. Denker, B. Flower, and J. Moroney. 2nd order adiabatic computation with 2N-2P and 2N-2N2P logic circuits. In 1995 International Symposium on Low Power Design, pages 191-196, 1995.
[8]
D. Maksimovic, V. G. Oklobdzija, B. Nikolic, and K. W. Current. Clocked CMOS adiabatic logic with integrated single-phase powerclock supply: Experimental results. In Proceedings of International Symposium on Low Power Electronics and Design, pages 323-327, August 1997.
[9]
V. G. Oklobdzija and D. Maksimovic. Pass-transistor adiabatic logic using single power-clock supply. IEEE Transactions on Circuits and Systems-H: Analog and Digital Signal Processing, 44(10):842-846, October 1997.

Cited By

View all
  • (2023)Study of Adiabatic Logic-Based Combinational and Sequential Circuits for Low-Power ApplicationsLow Power Architectures for IoT Applications10.1007/978-981-99-0639-0_3(47-84)Online publication date: 5-Apr-2023
  • (2020)A novel low power and highly efficient inverter designInternational Journal of Information Technology10.1007/s41870-020-00512-xOnline publication date: 5-Sep-2020
  • (2019)Design of Power Efficient Vedic Multiplier using Adiabatic Logic2019 International Conference on Electrical, Electronics and Computer Engineering (UPCON)10.1109/UPCON47278.2019.8980057(1-6)Online publication date: Nov-2019
  • Show More Cited By

Recommendations

Comments

Information & Contributors

Information

Published In

cover image ACM Conferences
ISLPED '99: Proceedings of the 1999 international symposium on Low power electronics and design
August 1999
295 pages
ISBN:158113133X
DOI:10.1145/313817
Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

Sponsors

Publisher

Association for Computing Machinery

New York, NY, United States

Publication History

Published: 17 August 1999

Permissions

Request permissions for this article.

Check for updates

Qualifiers

  • Article

Conference

ISLPED99
Sponsor:
ISLPED99: International Symposium on Low Power Electronics and Design
August 16 - 17, 1999
California, San Diego, USA

Acceptance Rates

Overall Acceptance Rate 398 of 1,159 submissions, 34%

Contributors

Other Metrics

Bibliometrics & Citations

Bibliometrics

Article Metrics

  • Downloads (Last 12 months)38
  • Downloads (Last 6 weeks)7
Reflects downloads up to 03 Sep 2024

Other Metrics

Citations

Cited By

View all
  • (2023)Study of Adiabatic Logic-Based Combinational and Sequential Circuits for Low-Power ApplicationsLow Power Architectures for IoT Applications10.1007/978-981-99-0639-0_3(47-84)Online publication date: 5-Apr-2023
  • (2020)A novel low power and highly efficient inverter designInternational Journal of Information Technology10.1007/s41870-020-00512-xOnline publication date: 5-Sep-2020
  • (2019)Design of Power Efficient Vedic Multiplier using Adiabatic Logic2019 International Conference on Electrical, Electronics and Computer Engineering (UPCON)10.1109/UPCON47278.2019.8980057(1-6)Online publication date: Nov-2019
  • (2019)Effect of Leakage Currents in Adiabatic Logic Circuits at Lower Technology Nodes2019 IEEE Conference on Modeling of Systems Circuits and Devices (MOS-AK India)10.1109/MOS-AK.2019.8902360(79-81)Online publication date: Feb-2019
  • (2019)Single Clock Diode Based Adiabatic Logic Family at Sub-90nm RegimeAdvances in Electronics Engineering10.1007/978-981-15-1289-6_23(245-259)Online publication date: 17-Dec-2019
  • (2018)Complete Charge Recovery Diode Free Adiabatic Logic2018 5th International Conference on Signal Processing and Integrated Networks (SPIN)10.1109/SPIN.2018.8474225(656-660)Online publication date: Feb-2018
  • (2017)Design of subthreshold adiabatic logic based combinational and sequential circuits2017 International Conference on Emerging Trends & Innovation in ICT (ICEI)10.1109/ETIICT.2017.7977002(9-14)Online publication date: Feb-2017
  • (2016)Design and analysis of adiabatic complex sequential logic circuits in sub-threshold regime for ultra-low power application2016 International Conference on Communication and Signal Processing (ICCSP)10.1109/ICCSP.2016.7754506(1921-1926)Online publication date: Apr-2016
  • (2013)Resonant-Clock Design for a Power-Efficient, High-Volume x86-64 MicroprocessorIEEE Journal of Solid-State Circuits10.1109/JSSC.2012.221806848:1(140-149)Online publication date: Jan-2013
  • (2012)Energy-efficient low-latency 600 MHz FIR with high-overdrive charge-recovery logicIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2011.214034620:6(977-988)Online publication date: 1-Jun-2012
  • Show More Cited By

View Options

View options

PDF

View or Download as a PDF file.

PDF

eReader

View online with eReader.

eReader

Get Access

Login options

Media

Figures

Other

Tables

Share

Share

Share this Publication link

Share on social media