054 07431 0 At89c51ed2
054 07431 0 At89c51ed2
054 07431 0 At89c51ed2
80C52 Compatible
8051 Instruction Compatible Six 8-bit I/O Ports (64 Pins or 68 Pins Versions) Four 8-bit I/O Ports (44 Pins Version) Three 16-bit Timer/Counters 256 Bytes Scratch Pad RAM 9 Interrupt Sources with 4 Priority Levels Integrated Power Monitor (POR/PFD) to Supervise Internal Power Supply ISP (In-System Programming) Using Standard VCC Power Supply Boot ROM Contains Low Level Flash Programming Routines and a Default Serial Loader High-speed Architecture 40 MHz in Standard Mode 20 MHz in X2 Mode (6 Clocks/Machine Cycle) 64K Bytes On-chip Flash Program/Data Memory Byte and Page (128 Bytes) Erase and Write 100k Write Cycles On-chip 1792 bytes Expanded RAM (XRAM) Software Selectable Size (0, 256, 512, 768, 1024, 1792 Bytes) 768 Bytes Selected at Reset for T89C51RD2 Compatibility On-chip 2048 Bytes EEPROM Block for Data Storage (AT89C51ED2 Only) 100K Write Cycles Dual Data Pointer Variable Length MOVX for Slow RAM/Peripherals Improved X2 Mode with Independent Selection for CPU and Each Peripheral Keyboard Interrupt Interface on Port 1 SPI Interface (Master/Slave Mode) 8-bit Clock Prescaler 16-bit Programmable Counter Array High Speed Output Compare/Capture Pulse Width Modulator Watchdog Timer Capabilities Asynchronous Port Reset Full-duplex Enhanced UART with Dedicated Internal Baud Rate Generator Low EMI (Inhibit ALE) Hardware Watchdog Timer (One-time Enabled with Reset-Out), Power-off Flag Power Control Modes: Idle Mode, Power-down Mode Single Range Power Supply: 2.7V to 5.5V Industrial Temperature Range (-40 to +85C) Packages: PLCC44, VQFP44, PLCC68, VQFP64
Description
AT89C51RD2/ED2 is high performance CMOS Flash version of the 80C51 CMOS single chip 8-bit microcontroller. It contains a 64-Kbyte Flash memory block for code and for data. The 64-Kbytes Flash memory can be programmed either in parallel mode or in serial mode with the ISP capability or with software. The programming voltage is internally generated from the standard VCC pin. The AT89C51RD2/ED2 retains all of the features of the Atmel 80C52 with 256 bytes of internal RAM, a 9-source 4-level interrupt controller and three timer/counters.
The AT89C51ED2 provides 2048 bytes of EEPROM for nonvolatile data storage.
4235A805104/03
In addition, the AT89C51RD2/ED2 has a Programmable Counter Array, an XRAM of 1792 bytes, a Hardware Watchdog Timer, SPI interface, Keyboard, a more versatile serial channel that facilitates multiprocessor communication (EUART) and a speed improvement mechanism (X2 Mode). The fully static design of the AT89C51RD2/ED2 allows to reduce system power consumption by bringing the clock frequency down to any value, including DC, without loss of data. The AT89C51RD2/ED2 has 2 software-selectable modes of reduced activity and an 8bit clock prescaler for further reduction in power consumption. In the Idle mode the CPU is frozen while the peripherals and the interrupt system are still operating. In the Powerdown mode the RAM is saved and all other functions are inoperative. The added features of the AT89C51RD2/ED2 make it more powerful for applications that need pulse width modulation, high speed I/O and counting capabilities such as alarms, motor control, corded phones, and smart card readers. Table 1. Memory Size and I/O Pins
Package PLCC44/VQFP44 PLCC68/VQFP64(1) Flash (Bytes) 64K 64K XRAM (Bytes) 1792 1792 Total RAM (Bytes) 2048 2048 I/O 34 50
Note:
1. For PLCC68 and VQFP64 packages, please contact Atmel sales office for availability.
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Block Diagram
Figure 1. Block Diagram
T2EX PCA Keyboard (1) RxD VCC TxD VSS
ECI
(2) (2)
(1)
(1) (1)
(1)
XTALA1 XTALA2
EUART
RAM 256x8
Flash 64K x 8
XRAM
1792 x 8
T2
PCA
Timer2 Keyboard
Watch -dog
EEPROM* 2K x 8 (AT89C51ED2)
C51 CORE
IB-bus
CPU
Timer 0 Timer 1
INT Ctrl
SPI
3
4235A805104/03
SFR Mapping
The Special Function Registers (SFRs) of the AT89C51RD2/ED2 fall into the following categories: C51 core registers: ACC, B, DPH, DPL, PSW, SP I/O port registers: P0, P1, P2, P3, PI2 Timer registers: T2CON, T2MOD, TCON, TH0, TH1, TH2, TMOD, TL0, TL1, TL2, RCAP2L, RCAP2H Serial I/O port registers: SADDR, SADEN, SBUF, SCON PCA (Programmable Counter Array) registers: CCON, CCAPMx, CL, CH, CCAPxH, CCAPxL (x: 0 to 4) Power and clock control registers: PCON Hardware Watchdog Timer registers: WDTRST, WDTPRG Interrupt system registers: IE0, IPL0, IPH0, IE1, IPL1, IPH1 Keyboard Interface registers: KBE, KBF, KBLS SPI registers: SPCON, SPSTR, SPDAT BRG (Baud Rate Generator) registers: BRL, BDRCON Clock Prescaler register: CKRL Others: AUXR, AUXR1, CKCON0, CKCON1
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Name Accumulator B Register Program Status Word Stack Pointer Data Pointer Low Byte Data Pointer High Byte
CY
AC
F0
RS1
RS0
OV
F1
Name Power Control Auxiliary Register 0 Auxiliary Register 1 Clock Reload Register
7 SMOD1 DPU -
6 SMOD0 -
5 M0
ENBOOT
4 XRS2 -
2 GF0 XRS0 0 -
1 PD
EXTRAM
0 IDL AO DPS -
Name Interrupt Enable Control 0 Interrupt Enable Control 1 Interrupt Priority Control High 0 Interrupt Priority Control Low 0 Interrupt Priority Control High 1 Interrupt Priority Control Low 1
7 EA -
6 EC PPCH PPCL -
4 ES PHS PLS -
1 ET0
0 EX0 KBD
PT0H PT0L
Name 8-bit Port 0 8-bit Port 1 8-bit Port 2 8-bit Port 3 8-bit Port 4 4-bit Port 5
P0 P1 P2 P3 P4 P5
5
4235A805104/03
Name Timer/Counter 0 and 1 Control Timer/Counter 0 and 1 Modes Timer/Counter 0 Low Byte Timer/Counter 0 High Byte Timer/Counter 1 Low Byte Timer/Counter 1 High Byte WatchDog Timer Reset WatchDog Timer Program
Timer/Counter 2 control Timer/Counter 2 Mode Timer/Counter 2 Reload/Capture High Byte Timer/Counter 2 Reload/Capture Low Byte
7 TF1 GATE1
6 TR1 C/T1#
5 TF0 M11
4 TR0 M01
3 IE1 GATE0
2 IT1 C/T0#
1 IE0 M10
0 IT0 M00
TF2 -
EXF2 -
RCLK -
TCLK -
EXEN2 -
WTO2
TR2 -
WTO1
C/T2# T2OE
WTO0
CP/RL2# DCEN
CCAPM0 DAh PCA Timer/Counter Mode 0 CCAPM1 DBh PCA Timer/Counter Mode 1 CCAPM2 DCh PCA Timer/Counter Mode 2 CCAPM3 DDh PCA Timer/Counter Mode 3 CCAPM4 DEh PCA Timer/Counter Mode 4 CCAP0H FAh CCAP1H FBh
PCA Compare Capture Module 0 H CCAP0H7 CCAP0H6 CCAP0H5 CCAP0H4 CCAP0H3 CCAP0H2 CCAP0H1 CCAP0H0 PCA Compare Capture Module 1 H CCAP1H7 CCAP1H6 CCAP1H5 CCAP1H4 CCAP1H3 CCAP1H2 CCAP1H1 CCAP1H0
CCAP2H FCh PCA Compare Capture Module 2 H CCAP2H7 CCAP2H6 CCAP2H5 CCAP2H4 CCAP2H3 CCAP2H2 CCAP2H1 CCAP2H0 CCAP3H FDh PCA Compare Capture Module 3 H CCAP3H7 CCAP3H6 CCAP3H5 CCAP3H4 CCAP3H3 CCAP3H2 CCAP3H1 CCAP3H0 CCAP4H FEh CCAP0L CCAP1L CCAP2L CCAP3L CCAP4L PCA Compare Capture Module 4 H CCAP4H7 CCAP4H6 CCAP4H5 CCAP4H4 CCAP4H3 CCAP4H2 CCAP4H1 CCAP4H0 CCAP0L6 CCAP1L6 CCAP2L6 CCAP3L6 CCAP4L6 CCAP0L5 CCAP0L4 CCAP1L5 CCAP1L4 CCAP2L5 CCAP2L4 CCAP3L5 CCAP3L4 CCAP4L5 CCAP4L4 CCAP0L3 CCAP0L2 CCAP1L3 CCAP1L2 CCAP2L3 CCAP2L2 CCAP3L3 CCAP3L2 CCAP4L3 CCAP4L2 CCAP0L1 CCAP1L1 CCAP2L1 CCAP3L1 CCAP4L1 CCAP0L0 CCAP1L0 CCAP2L0 CCAP3L0 CCAP4L0
EAh PCA Compare Capture Module 0 L CCAP0L7 EBh PCA Compare Capture Module 1 L CCAP1L7 ECh PCA Compare Capture Module 2 L CCAP2L7 EDh PCA Compare Capture Module 3 L CCAP3L7 EEh PCA Compare Capture Module 4 L CCAP4L7
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 8. Serial I/O Port SFRs
Mnemonic
Name Serial Control Serial Data Buffer Slave Address Mask Slave Address Baud Rate Control Baud Rate Reload
7 FE/SM0
6 SM1
5 SM2
4 REN
3 TB8
2 RB8
1 TI
0 RI
BRR
TBCK
RBCK
SPD
SRC
3 CPOL
2 CPHA
1 SPR1
0 SPR0
SPD3
SPD2
SPD1
SPD0
Name Keyboard Level Selector Keyboard Input Enable Keyboard Flag Register
Add
1 EEE
0 EEBUSY
EECON
7
4235A805104/03
Table 12 shows all SFRs with their address and their reset value. Table 12. SFR Mapping
Bit Addressable 0/8 F8h PI2 XXXX XX11 B 0000 0000 P5 bit addressable 1111 1111 E0h ACC 0000 0000 CCON 00X0 0000 PSW 0000 0000 T2CON 0000 0000 P4 1111 1111 IPL0 X000 000 P3 1111 1111 IEN0 0000 0000 P2 1111 1111 SCON 0000 0000 P1 1111 1111 TCON 0000 0000 P0 1111 1111 0/8 TMOD 0000 0000 SP 0000 0111 1/9 TL0 0000 0000 DPL 0000 0000 2/A TL1 0000 0000 DPH 0000 0000 3/B 4/C 5/D 6/E TH0 0000 0000 TH1 0000 0000 AUXR XX00 1000 SBUF XXXX XXXX SADEN 0000 0000 IEN1 XXXX X000 SADDR 0000 0000 AUXR1 0XXX X0X0 BRL 0000 0000 BDRCON XXX0 0000 KBLS 0000 0000 KBE 0000 0000 WDTRST XXXX XXXX KBF 0000 0000 CKRL 1111 1111 CKCON0 0000 0000 PCON 00X1 0000 7/F IPL1 XXXX X000 IPH1 XXXX X111 IPH0 X000 0000 CKCON1 XXXX XXX0 WDTPRG XXXX X000 CMOD 00XX X000 FCON XXXX 0000 T2MOD XXXX XX00 CCAPM0 X000 0000 EECON xxxx xx00 RCAP2L 0000 0000 RCAP2H 0000 0000 SPCON 0001 0100 TL2 0000 0000 SPSTA 0000 0000 TH2 0000 0000 SPDAT XXXX XXXX P5 byte Addressable 1111 1111 BFh CCAPM1 X000 0000 CCAPM2 X000 0000 CCAPM3 X000 0000 CCAPM4 X000 0000 CL 0000 0000 CCAP0L XXXX XXXX CCAP1L XXXX XXXX CCAP2L XXXX XXXX CCAP3L XXXX XXXX CCAP4L XXXX XXXX 1/9 CH 0000 0000 2/A CCAP0H XXXX XXXX 3/B CCAP1H XXXX XXXX Non Bit Addressable 4/C CCAP2H XXXX XXXX 5/D CCAP3H XXXX XXXX 6/E CCAP4H XXXX XXXX 7/F FFh
F0h
F7h
E8h
EFh
E7h
D8h
DFh
D0h
D7h
C8h
CFh
C0h
C7h
B8h
B0h
B7h
A8h
AFh
A0h
A7h
98h
9Fh
90h
97h
88h
8Fh
80h
87h
reserved
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Pin Configurations
Figure 2. Pin Configurations
P1.1/T2EX/SS P1.4/CEX1 P1.3/CEX0
6 5 4 3 2 1 44 43 42 41 40 P1.5/CEX2/MISO P1.6/CEX3/SCK P1.7/CEx4/MOSI RST P3.0/RxD NIC* P3.1/TxD P3.2/INT0 P3.3/INT1 P3.4/T0 P3.5/T1 7 8 9 10 11 12 13 14 15 16 17 39 38 37 36 P0.4/AD4 P0.5/AD5 P0.6/AD6 P0.7/AD7 EA NIC* ALE/PROG PSEN P2.7/A15 P2.6/A14 P2.5/A13
P0.0/AD0 P2.1/A9
AT89C51RD2
PLCC44
18 19 20 21 22 23 24 25 26 27 28
P3.6/WR P2.2/A10 P3.7/RD XTAL2 NIC* P2.0/A8 XTAL1 VSS
P0.1/AD1
P1.2/ECI
P1.0/T2 NIC*
VCC
P1.1/T2EX/SS
P1.4/CEX1
P1.3/CEX0
P0.0/AD0
P0.1/AD1
P0.2/AD2
NIC*
P3.1/TxD P3.2/INT0 P3.3/INT1 P3.4/T0 P3.5/T1
P0.3/AD3
P1.2/ECI
P1.0/T2 NIC*
VCC
NIC*
ALE/PROG PSEN P2.7/A15 P2.6/A14 P2.5/A13
12 13 14 15 16 17 18 19 20 21 22
P2.3/A11 P2.4/A12 XTAL1 P3.6/WR P3.7/RD NIC* P2.0/A8 P2.2/A10 P2.1/A9 XTAL2 VSS
9
4235A805104/03
9 8 7 6 5 4 3 2 1 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 47 46 45 44
P0.4/AD4 P5.4 P5.3 P0.5/AD5 P0.6/AD6 NIC P0.7/AD7 EA NIC ALE PSEN NIC P2.7/A15 P2.6/A14 P5.2 P5.1 P2.5/A13
P5.5 P0.3/AD3 P0.2/AD2 P5.6 P0.1/AD1 P0.0/AD0 P5.7 VCC XTALB2 P1.0/T2 P4.0 P1.1/T2EX/SS P1.2/ECI P1.3/CEX0 P4.1 P1.4/CEX1 P4.2
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
AT89C51RD2 PLCC68
P5.0 P2.4/A12 P2.3/A11 P4.7 P2.2/A10 P2.1/A9 P2.0/A8 P4.6 NIC VSS P4.5 XTAL1 XTAL2 P3.7/RD P4.4 P3.6/WR P4.3
64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49
P0.4/AD4 P5.4 P5.3 P0.5/AD5 P0.6/AD6 P0.7/AD7 EA NIC ALE PSEN# P2.7/A15 P2.6/A14 P5.2 P5.1 P2.5/A13 P5.0
P5.5 P0.3/AD3 P0.2/AD2 P5.6 P0.1/AD1 P0.0/AD0 P5.7 VCC NIC P1.0/T2 P4.0 P1.1/T2EX/SS P1.2/ECI P1.3/CEX0 P4.1 P1.4/CEX1
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16
AT89C51RD2 VQFP64
48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33
P2.4/A12 P2.3/A11 P4.7 P2.2/A10 P2.1/A9 P2.0/A8 P4.6 NIC VSS P4.5 XTAL1 XTAL2 P3.7/RD P4.4 P3.6/WR P4.3
P4.2 P1.5/CEX2/MISO P1.6/CEX3/SCK P1.7/A17/CEX4/MOSI RST NIC NIC NIC P3.0/RxD NIC NIC P3.1/TxD P3.2/INT0 P3.3/INT1 P3.4/T0 P3.5/T1
17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
10
AT89C51RD2/ED2
4235A805104/03
P1.5/CEX2/MISO P1.6/CEX3/SCK P1.7/CEX4/MOSI RST NIC NIC NIC P3.0/RxD NIC NIC NIC NIC P3.1/TxD P3.2/INT0 P3.3/INT1 P3.4/T0 P3.5/T1 NIC: Not Internaly Connected
27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
AT89C51RD2/ED2
P0.0 - P0.7
43 - 36
37 - 30
6, 5, 3, 2, 64, 61,60,59
I/O
P1.0 - P1.7
2-9
40 - 44 1-3
I/O
11
4235A805104/03
P2.0 - P2.7
24 - 31
18 - 25
I/O
P3.0 - P3.7
11, 13 - 19
5, 7 - 13
I/O
11 13 14 15 16 17 18 19
5 7 8 9 10 11 12 13
34 39 40 41 42 43 45 47 20, 24, 26, 44, 46, 50, 53, 57 60, 62, 63, 7, 8, 10, 13, 16
25 28 29 30 31 32 34 36 11, 15, 17,33, 35,39, 42, 46 49, 51, 52, 62, 63, 1, 4, 7
I O I I I I O O
P4.0 - P4.7
I/O
P5.0 - P5.7
I/O
RST
10
30
21
12
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 13. Pin Description (Continued)
Pin Number Mnemonic ALE/PROG PLCC44 33 VQFP44 27 PLCC68 68 VQFP64 56 Type O (I) Name and Function Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during Flash programming. ALE can be disabled by setting SFRs AUXR.0 bit. With this bit set, ALE will be inactive during internal fetches. Program Strobe ENable: The read strobe to external program memory. When executing code from the external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory. External Access Enable: EA must be externally held low to enable the device to fetch code from external program memory locations 0000H to FFFFH. If security level 1 is programmed, EA will be internally latched on Reset.
PSEN
32
26
67
55
EA
35
29
58
13
4235A805104/03
Port Types
AT89C51RD2/ED2 I/O ports (P1, P2, P3, P4, P5) implement the quasi-bidirectional output that is common on the 80C51 and most of its derivatives. This output type can be used as both an input and output without the need to reconfigure the port. This is possible because when the port outputs a logic high, it is weakly driven, allowing an external device to pull the pin low. When the pin is pulled low, it is driven strongly and able to sink a fairly large current. These features are somewhat similar to an open drain output except that there are three pull-up transistors in the quasi-bidirectional output that serve different purposes. One of these pull-ups, called the "weak" pull-up, is turned on whenever the port latch for the pin contains a logic 1. The weak pull-up sources a very small current that will pull the pin high if it is left floating. A second pull-up, called the "medium" pull-up, is turned on when the port latch for the pin contains a logic 1 and the pin itself is also at a logic 1 level. This pull-up provides the primary source current for a quasi-bidirectional pin that is outputting a 1. If a pin that has a logic 1 on it is pulled low by an external device, the medium pull-up turns off, and only the weak pull-up remains on. In order to pull the pin low under these conditions, the external device has to sink enough current to overpower the medium pull-up and take the voltage on the port pin below its input threshold. The third pull-up is referred to as the "strong" pull-up. This pull-up is used to speed up low-to-high transitions on a quasi-bidirectional port pin when the port latch changes from a logic 0 to a logic 1. When this occurs, the strong pull-up turns on for a brief time, two CPU clocks, in order to pull the port pin high quickly. Then it turns off again.
The DPU bit (bit 7 in AUXR register) allows to disable the permanent weak pull up of all ports when latch data is logical 0.
P Strong
P Weak
P Medium
Pin
Port Latch Data
DPU
AUXR.7
Input Data
14
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Oscillator
To optimize the power consumption and execution time needed for a specific task, an internal prescaler feature has been implemented between the oscillator and the CPU and peripherals. Table 14. CKRL Register CKRL Clock Reload Register (97h)
7 CKRL7 Bit Number 7:0 6 CKRL6 5 CKRL5 4 CKRL4 Description Clock Reload Register Prescaler value 3 CKRL3 2 CKRL2 1 CKRL1 0 CKRL0
Registers
Mnemonic CKRL
Reset Value = 1111 1111b Not bit addressable Table 15. PCON Register PCON Power Control Register (87h)
7 6 5 4 3 2 1 0
SMOD1
Bit Number 7
SMOD0
POF
Description
GF1
GF0
PD
IDL
Serial Port Mode bit 1 Set to select double baud rate in mode 1, 2 or 3. Serial Port Mode bit 0 Cleared to select SM0 bit in SCON register. Set to select FE bit in SCON register. Reserved The value read from this bit is indeterminate. Do not set this bit. Power-off Flag Cleared by software to recognize thenext reset type. Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. General-purpose Flag Cleared by software for general-purpose usage. Set by software for general-purpose usage. General-purpose Flag Cleared by software for general-purpose usage. Set by software for general-purpose usage. Power-down Mode bit Cleared by hardware when reset occurs. Set to enter power-down mode. Idle Mode bit Cleared by hardware when interrupt or reset occurs. Set to enter idle mode.
SMOD0
POF
GF1
GF0
PD
IDL
15
4235A805104/03
CKCON0
Idle
CKRL = 0xFF?
Prescaler Divider
CKRL = FFh: FCLK CPU = FCLK PERIPH = FOSC/2 (Standard C51 feature)
Any value between FFh down to 00h can be written by software into CKRL register in order to divide frequency of the selected oscillator:
CKRL = 00h: minimum frequency FCLK CPU = FCLK PERIPH = FOSC/1020 (Standard Mode) FCLK CPU = FCLK PERIPH = FOSC/510 (X2 Mode) CKRL = FFh: maximum frequency FCLK CPU = FCLK PERIPH = FOSC/2 (Standard Mode) FCLK CPU = FCLK PERIPH = FOSC (X2 Mode)
FCLK CPU and FCLK PERIPH In X2 Mode, for CKRL<>0xFF: F OSC F CPU = F CLKPERIPH = ---------------------------------------------In X1 Mode, for CKRL<>0xFF then: F OSC F CPU = F CLKPERIPH = ----------------------------------------------
2 ( 255 CKRL )
4 ( 255 CKRL )
16
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Enhanced Features
In comparison to the original 80C52, the AT89C51RD2/ED2 implements some new features, which are: X2 option Dual Data Pointer Extended RAM Programmable Counter Array (PCA) Hardware Watchdog SPI interface 4-level interrupt priority system Power-off flag ONCE mode ALE disabling Some enhanced features are also located in the UART and the Timer 2
X2 Feature
The AT89C51RD2/ED2 core needs only 6 clock periods per machine cycle. This feature called X2 provides the following advantages: Divide frequency crystals by 2 (cheaper crystals) while keeping same CPU power. Save power consumption while keeping same CPU power (oscillator power saving). Save power consumption by dividing dynamically the operating frequency by 2 in operating and idle modes. Increase CPU power by 2 while keeping same crystal frequency.
In order to keep the original C51 compatibility, a divider by 2 is inserted between the XTAL1 signal and the main clock input of the core (phase generator). This divider may be disabled by software. Description The clock for the whole circuit and peripherals is first divided by two before being used by the CPU core and the peripherals. This allows any cyclic ratio to be accepted on XTAL1 input. In X2 mode, as this divider is bypassed, the signals on XTAL1 must have a cyclic ratio between 40 to 60%. Figure 5 shows the clock generation block diagram. X2 bit is validated on the rising edge of the XTAL1 2 to avoid glitches when switching from X2 to STD mode. Figure 6 shows the switching mode waveforms. Figure 5. Clock Generation Diagram
CKRL XTAL1 FXTAL 2 XTAL1:2 0 1 FOSC 8-bit Prescaler FCLK CPU FCLK PERIPH
X2 CKCON0
17
4235A805104/03
XTAL1:2
X2 Bit
The X2 bit in the CKCON0 register (see Table 16) allows a switch from 12 clock periods per instruction to 6 clock periods and vice versa. At reset, the speed is set according to X2 bit of Hardware Security Byte (HSB). By default, Standard mode is active. Setting the X2 bit activates the X2 feature (X2 mode). The T0X2, T1X2, T2X2, UartX2, PcaX2, and WdX2 bits in the CKCON0 register (Table 16) and SPIX2 bit in the CKCON1 register (see Table 17) allows a switch from standard peripheral speed (12 clock periods per peripheral clock cycle) to fast peripheral speed (6 clock periods per peripheral clock cycle). These bits are active only in X2 mode.
18
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 16. CKCON0 Register CKCON0 - Clock Control Register (8Fh)
7 Bit Number 7 6 WDX2 Bit Mnemonic Description Reserved The values for this bit are indeterminite. Do not set this bit. Watchdog Clock 6 WDX2 (This control bit is validated when the CPU clock X2 is set; when X2 is low, this bit has no effect). Cleared to select 6 clock periods per peripheral clock cycle. Set to select 12 clock periods per peripheral clock cycle. Programmable Counter Array Clock 5 PCAX2 (This control bit is validated when the CPU clock X2 is set; when X2 is low, this bit has no effect). Cleared to select 6 clock periods per peripheral clock cycle. Set to select 12 clock periods per peripheral clock cycle. Enhanced UART Clock (Mode 0 and 2) 4 SIX2 (This control bit is validated when the CPU clock X2 is set; when X2 is low, this bit has no effect). Cleared to select 6 clock periods per peripheral clock cycle. Set to select 12 clock periods per peripheral clock cycle. Timer2 Clock 3 T2X2 (This control bit is validated when the CPU clock X2 is set; when X2 is low, this bit has no effect). Cleared to select 6 clock periods per peripheral clock cycle. Set to select 12 clock periods per peripheral clock cycle. Timer1 Clock 2 T1X2 (This control bit is validated when the CPU clock X2 is set; when X2 is low, this bit has no effect). Cleared to select 6 clock periods per peripheral clock cycle. Set to select 12 clock periods per peripheral clock cycle. Timer0 Clock 1 T0X2 (This control bit is validated when the CPU clock X2 is set; when X2 is low, this bit has no effect). Cleared to select 6 clock periods per peripheral clock cycle. Set to select 12 clock periods per peripheral clock cycle. CPU Clock 0 X2 Cleared to select 12 clock periods per machine cycle (STD mode) for CPU and all the peripherals. Set to select 6 clock periods per machine cycle (X2 mode) and to enable the individual peripheralsX2 bits. Programmed by hardware after Power-up regarding Hardware Security Byte (HSB), Default setting, X2 is cleared. 5 PCAX2 4 SIX2 3 T2X2 2 T1X2 1 T0X2 0 X2
Reset Value = 0000 000HSB. X2b (See Hardware Security Byte) Not bit addressable
19
4235A805104/03
SPIX2
20
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Dual Data Pointer Register (DPTR)
The additional data pointer can be used to speed up code execution and reduce code size. The dual DPTR structure is a way by which the chip will specify the address of an external data memory location. There are two 16-bit DPTR registers that address the external memory, and a single bit called DPS = AUXR1.0 (see Table 18) that allows the program code to switch between them (Refer to Figure 7). Figure 7. Use of Dual Pointer
0 DPS
DPTR1 DPTR0
AUXR1(A2H)
DPH(83H) DPL(82H)
21
4235A805104/03
ENBOOT
DPS
ASSEMBLY LANGUAGE ; Block move using dual data pointers ; Modifies DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added ; 00A2 AUXR1 EQU 0A2H ; 0000 909000MOV DPTR,#SOURCE ; address of SOURCE 0003 05A2 INC AUXR1 ; switch data pointers 0005 90A000 MOV DPTR,#DEST ; address of DEST 0008 LOOP: 0008 05A2 INC AUXR1 ; switch data pointers 000A E0 MOVX A,@DPTR ; get a byte from SOURCE 000B A3 INC DPTR ; increment SOURCE address 000C 05A2 INC AUXR1 ; switch data pointers 000E F0 MOVX @DPTR,A ; write the byte to DEST 000F A3 INC DPTR ; increment DEST address 0010 70F6JNZ LOOP ; check for 0 terminator 0012 05A2 INC AUXR1 ; (optional) restore DPS
22
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is 0 or 1 on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.
23
4235A805104/03
The AT89C51RD2/ED2 provides additional on-chip random access memory (RAM) space for increased data parameter handling and high level language usage. AT89C51RD2/ED2 device haS expanded RAM in external data space configurable up to 1792 bytes (see Table 19). The AT89C51RD2/ED2 internal data memory is mapped into four separate segments. The four segments are: 1. The Lower 128 bytes of RAM (addresses 00h to 7Fh) are directly and indirectly addressable. 2. The Upper 128 bytes of RAM (addresses 80h to FFh) are indirectly addressable only. 3. The Special Function Registers, SFRs, (addresses 80h to FFh) are directly addressable only. 4. The expanded RAM bytes are indirectly accessed by MOVX instructions, and with the EXTRAM bit cleared in the AUXR register (see Table 19). The lower 128 bytes can be accessed by either direct or indirect addressing. The Upper 128 bytes can be accessed by indirect addressing only. The Upper 128 bytes occupy the same address space as the SFR. That means they have the same address, but are physically separate from SFR space.
When an instruction accesses an internal location above address 7Fh, the CPU knows whether the access is to the upper 128 bytes of data RAM or to SFR space by the addressing mode used in the instruction. Instructions that use direct addressing access SFR space. For example: MOV 0A0H, # data, accesses the SFR at location 0A0h (which is P2). Instructions that use indirect addressing access the Upper 128 bytes of data RAM. For example: MOV @R0, # data where R0 contains 0A0h, accesses the data byte at address 0A0h, rather than P2 (whose address is 0A0h). The XRAM bytes can be accessed by indirect addressing, with EXTRAM bit cleared and MOVX instructions. This part of memory which is physically located on-chip, logically occupies the first bytes of external data memory. The bits XRS0 and XRS1 are used to hide a part of the available XRAM as explained in Table 19. This can be
24
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
useful if external peripherals are mapped at addresses already used by the internal XRAM. With EXTRAM = 0, the XRAM is indirectly addressed, using the MOVX instruction in combination with any of the registers R0, R1 of the selected bank or DPTR. An access to XRAM will not affect ports P0, P2, P3.6 (WR) and P3.7 (RD). For example, with EXTRAM = 0, MOVX @R0, # data where R0 contains 0A0H, accesses the XRAM at address 0A0H rather than external memory. An access to external data memory locations higher than the accessible size of the XRAM will be performed with the MOVX DPTR instructions in the same way as in the standard 80C51, with P0 and P2 as data/address busses, and P3.6 and P3.7 as write and read timing signals. Accesses to XRAM above 0FFH can only be done by the use of DPTR. With EXTRAM = 1, MOVX @Ri and MOVX @DPTR will be similar to the standard 80C51.MOVX @ Ri will provide an eight-bit address multiplexed with data on Port0 and any output port pins can be used to output higher order address bits. This is to provide the external paging capability. MOVX @DPTR will generate a sixteen-bit address. Port2 outputs the high-order eight address bits (the contents of DPH) while Port0 multiplexes the low-order eight address bits (DPL) with data. MOVX @ Ri and MOVX @DPTR will generate either read or write signals on P3.6 (WR) and P3.7 (RD).
The stack pointer (SP) may be located anywhere in the 256 bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the XRAM. The M0 bit allows to stretch the XRAM timings; if M0 is set, the read and write pulses are extended from 6 to 30 clock periods. This is useful to access external slow peripherals.
25
4235A805104/03
Registers
EXTRAM bit Cleared to access internal XRAM using movx @ Ri/ @ DPTR. 1 EXTRAM Set to access external memory. Programmed by hardware after Power-up regarding Hardware Security Byte (HSB), default setting, XRAM selected. ALE Output bit Cleared, ALE is emitted at a constant rate of 1/6 the oscillator frequency (or 1/3 if X2 mode is used). (default) Set, ALE is active only during a MOVX or MOVC instruction is used.
AO
26
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Timer 2
The Timer 2 in the AT89C51RD2/ED2 is the standard C52 Timer 2. It is a 16-bit timer/counter: the count is maintained by two eight-bit timer registers, TH2 and TL2 are cascaded. It is controlled by T2CON (Table 20) and T2MOD (Table 21) registers. Timer 2 operation is similar to Timer 0 and Timer 1. C/T2 selects FOSC/12 (timer operation) or external pin T2 (counter operation) as the timer clock input. Setting TR2 allows TL2 to increment by the selected input. Timer 2 has 3 operating modes: capture, autoreload and Baud Rate Generator. These modes are selected by the combination of RCLK, TCLK and CP/RL2 (T2CON). Refer to the Atmel 8-bit Microcontroller Hardware Manual for the description of Capture and Baud Rate Generator Modes. Timer 2 includes the following enhancements: Auto-reload mode with up or down counter Programmable clock-output
Auto-reload Mode
The auto-reload mode configures Timer 2 as a 16-bit timer or event counter with automatic reload. If DCEN bit in T2MOD is cleared, Timer 2 behaves as in 80C52 (refer to the Atmel C51 Microcontroller Hardware Manual). If DCEN bit is set, Timer 2 acts as an Up/down timer/counter as shown in Figure 9. In this mode the T2EX pin controls the direction of count. When T2EX is high, Timer 2 counts up. Timer overflow occurs at FFFFh which sets the TF2 flag and generates an interrupt request. The overflow also causes the 16-bit value in RCAP2H and RCAP2L registers to be loaded into the timer registers TH2 and TL2. When T2EX is low, Timer 2 counts down. Timer underflow occurs when the count in the timer registers TH2 and TL2 equals the value stored in RCAP2H and RCAP2L registers. The underflow sets TF2 flag and reloads FFFFh into the timer registers. The EXF2 bit toggles when Timer 2 overflows or underflows according to the direction of the count. EXF2 does not generate any interrupt. This bit can be used to provide 17-bit resolution.
27
4235A805104/03
0
1
(DOWN COUNTING RELOAD VALUE) T2EX: If DCEN = 1, 1 = UP FFh FFh If DCEN = 1, 0 = DOWN (8-bit) (8-bit) If DCEN = 0, up counting
TOGGLE T2CON EXF2
TL2
(8-bit)
TH2
(8-bit)
TF2 T2CON
TIMER 2 INTERRUPT
RCAP2L (8-bit)
RCAP2H (8-bit)
Programmable Clock-output
In the clock-out mode, Timer 2 operates as a 50% duty-cycle, programmable clock generator (See Figure 10). The input clock increments TL2 at frequency FCLK PERIPH/2. The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, Timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers:
It is possible to use Timer 2 as a baud rate generator and a clock generator simultaneously. For this configuration, the baud rates and clock frequencies are not independent since both functions use the values in the RCAP2H and RCAP2L registers.
28
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 10. Clock-out Mode C/T2 = 0
FCLK PERIPH :6
TR2
T2CON
TL2 (8-bit)
TH2 (8-bit)
OVERFLOW
D T2OE T2MOD
EXF2 T2CON
TIMER 2 INTERRUPT
29
4235A805104/03
Registers
TF2
EXF2
RCLK
TCLK
EXEN2
TR2
C/T2#
CP/RL2#
30
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 21. T2MOD Register T2MOD - Timer 2 Mode Control Register (C9h)
7 Bit Number 7 6 Bit Mnemonic Description Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Timer 2 Output Enable bit Cleared to program P1.0/T2 as clock input or I/O port. Set to program P1.0/T2 as clock output. Down Counter Enable bit Cleared to disable Timer 2 as up/down counter. Set to enable Timer 2 as up/down counter. 5 4 3 2 1 T2OE 0 DCEN
T2OE
DCEN
31
4235A805104/03
The PCA provides more timing capabilities with less CPU intervention than the standard timer/counters. Its advantages include reduced software overhead and improved accuracy. The PCA consists of a dedicated timer/counter which serves as the time base for an array of five compare/capture modules. Its clock input can be programmed to count any one of the following signals: Peripheral clock frequency (FCLK PERIPH) Timer 0 overflow External input on ECI (P1.2) Rising and/or falling edge capture Software timer High-speed output Pulse width modulator
Each compare/capture module can be programmed in any one of the following modes:
Module 4 can also be programmed as a watchdog timer (see Section "PCA Watchdog Timer", page 43). When the compare/capture modules are programmed in the capture mode, software timer, or high speed output mode, an interrupt can be generated when the module executes its function. All five modules plus the PCA timer overflow share one interrupt vector. The PCA timer/counter and compare/capture modules share Port 1 for external I/O. These pins are listed below. If one or several bits in the port are not used for the PCA, they can still be used for standard I/O.
PCA Component 16-bit Counter 16-bit Module 0 16-bit Module 1 16-bit Module 2 16-bit Module 3 External I/O Pin P1.2/ECI P1.3/CEX0 P1.4/CEX1 P1.5/CEX2 P1.6/CEX3
The PCA timer is a common time base for all five modules (see Figure 11). The timer count source is determined from the CPS1 and CPS0 bits in the CMOD register (Table 22) and can be programmed to run at: 1/6 the peripheral clock frequency (FCLK PERIPH) 1/2 the peripheral clock frequency (FCLK PERIPH) The Timer 0 overflow The input on the ECI pin (P1.2)
32
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
The CMOD register includes three additional bits associated with the PCA (See Figure 11 and Table 22). The CIDL bit which allows the PCA to stop during idle mode. The WDTE bit which enables or disables the watchdog function on module 4. The ECF bit which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows.
CIDL Idle
WDTE
CPS1
CPS0
ECF
CMOD 0xD9
CF
CR
CCF4 CCF3
CCF2
CCF1
CCF0
CCON 0xD8
33
4235A805104/03
Table 22. CMOD Register CMOD - PCA Counter Mode Register (D9h)
7 CIDL Bit Number 6 WDTE Bit Mnemonic Description Counter Idle Control 7 CIDL Cleared to program the PCA Counter to continue functioning during idle Mode. Set to program PCA to be gated off during idle. Watchdog Timer Enable 6 WDTE Cleared to disable Watchdog Timer function on PCA Module 4. Set to enable Watchdog Timer function on PCA Module 4. 5 Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. PCA Count Pulse Select CPS1 CPS0 Selected PCA input 0 0 Internal clock FCLK PERIPH/6 1 CPS0 0 1 1 1 0 1 Internal clock FCLK PERIPH/2 Timer 0 Overflow External clock at ECI/P1.2 pin (max rate = FCLK PERIPH/4) 5 4 3 2 CPS1 1 CPS0 0 ECF
3 2
CPS1
ECF
PCA Enable Counter Overflow Interrupt Cleared to disable CF bit in CCON to inhibit an interrupt. Set to enable CF bit in CCON to generate an interrupt.
Reset Value = 00XX X000b Not bit addressable The CCON register contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (Refer to Table 23). Bit CR (CCON.6) must be set by software to run the PCA. The PCA is shut off by clearing this bit. Bit CF: The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set. The CF bit can only be cleared by software. Bits 0 through 4 are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software.
34
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 23. CCON Register CCON - PCA Counter Control Register (D8h)
7 CF Bit Number 6 CR Bit Mnemonic Description PCA Counter Overflow flag 7 CF Set by hardware when the counter rolls over. CF flags an interrupt if bit ECF in CMOD is set. CF may be set by either hardware or software but can only be cleared by software. PCA Counter Run control bit 6 CR Must be cleared by software to turn the PCA counter off. Set by software to turn the PCA counter on. 5 Reserved The value read from this bit is indeterminate. Do not set this bit. PCA Module 4 interrupt flag 4 CCF4 Must be cleared by software. Set by hardware when a match or capture occurs. PCA Module 3 interrupt flag 3 CCF3 Must be cleared by software. Set by hardware when a match or capture occurs. PCA Module 2 interrupt flag 2 CCF2 Must be cleared by software. Set by hardware when a match or capture occurs. PCA Module 1 interrupt flag 1 CCF1 Must be cleared by software. Set by hardware when a match or capture occurs. PCA Module 0 interrupt flag 0 CCF0 Must be cleared by software. Set by hardware when a match or capture occurs. 5 4 CCF4 3 CCF3 2 CCF2 1 CCF1 0 CCF0
Reset Value = 00X0 0000b Not bit addressable The watchdog timer function is implemented in Module 4 (See Figure 14). The PCA interrupt system is shown in Figure 12.
35
4235A805104/03
Module 0
Module 1
Module 2
Module 3
PCA Modules: each one of the five compare/capture modules has six possible functions. It can perform: 16-bit Capture, positive-edge triggered 16-bit Capture, negative-edge triggered 16-bit Capture, both positive and negative-edge triggered 16-bit Software Timer 16-bit High Speed Output 8-bit Pulse Width Modulator
In addition, Module 4 can be used as a Watchdog Timer. Each module in the PCA has a special function register associated with it. These registers are: CCAPM0 for Module 0, CCAPM1 for Module 1, etc. (See Table 24). The registers contain the bits that control the mode that each module will operate in. The ECCF bit (CCAPMn.0 where n = 0, 1, 2, 3, or 4 depending on the module) enables the CCF flag in the CCON SFR to generate an interrupt when a match or compare occurs in the associated module. PWM (CCAPMn.1) enables the pulse width modulation mode. The TOG bit (CCAPMn.2) when set causes the CEX output associated with the module to toggle when there is a match between the PCA counter and the modules capture/compare register. The match bit MAT (CCAPMn.3) when set will cause the CCFn bit in the CCON register to be set when there is a match between the PCA counter and the modules capture/compare register. The next two bits CAPN (CCAPMn.4) and CAPP (CCAPMn.5) determine the edge that a capture input will be active on. The CAPN bit enables the negative edge, and the CAPP bit enables the positive edge. If both bits are set both edges will be enabled and a capture will occur for either transition. The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function.
36
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 24 shows the CCAPMn settings for the various PCA functions. Table 24. CCAPMn Registers (n = 0-4) CCAPM0 - PCA Module 0 Compare/Capture Control Register (0DAh) CCAPM1 - PCA Module 1 Compare/Capture Control Register (0DBh) CCAPM2 - PCA Module 2 Compare/Capture Control Register (0DCh) CCAPM3 - PCA Module 3 Compare/Capture Control Register (0DDh) CCAPM4 - PCA Module 4 Compare/Capture Control Register (0DEh)
7 Bit Number 7 6 ECOMn Bit Mnemonic Description Reserved The value read from this bit is indeterminate. Do not set this bit. Enable Comparator 6 ECOMn Cleared to disable the comparator function. Set to enable the comparator function. Capture Positive 5 CAPPn Cleared to disable positive edge capture. Set to enable positive edge capture. Capture Negative 4 CAPNn Cleared to disable negative edge capture. Set to enable negative edge capture. Match 3 MATn When MATn = 1, a match of the PCA counter with this modules compare/capture register causes the CCFn bit in CCON to be set, flagging an interrupt. Toggle 2 TOGn When TOGn = 1, a match of the PCA counter with this modules compare/capture register causes the CEXn pin to toggle. Pulse Width Modulation Mode 1 PWMn Cleared to disable the CEXn pin to be used as a pulse width modulated output. Set to enable the CEXn pin to be used as a pulse width modulated output. Enable CCF interrupt 0 CCF0 Cleared to disable compare/capture flag CCFn in the CCON register to generate an interrupt. Set to enable compare/capture flag CCFn in the CCON register to generate an interrupt. 5 CAPPn 4 CAPNn 3 MATn 2 TOGn 1 PWMn 0 ECCFn
37
4235A805104/03
1 1 1 1
0 0 0 0
0 0 0 0
1 1 0 1
0 1 0 X
0 0 1 0
X X 0 X
There are two additional registers associated with each of the PCA modules. They are CCAPnH and CCAPnL and these are the registers that store the 16-bit count when a capture occurs or a compare should occur. When a module is used in the PWM mode these registers are used to control the duty cycle of the output (See Table 26 & Table 27). Table 26. CCAPnH Registers (n = 0 - 4) CCAP0H - PCA Module 0 Compare/Capture Control Register High (0FAh) CCAP1H - PCA Module 1 Compare/Capture Control Register High (0FBh) CCAP2H - PCA Module 2 Compare/Capture Control Register High (0FCh) CCAP3H - PCA Module 3 Compare/Capture Control Register High (0FDh) CCAP4H - PCA Module 4 Compare/Capture Control Register High (0FEh)
7 Bit Number 7-0 6 Bit Mnemonic Description PCA Module n Compare/Capture Control CCAPnH Value 5 4 3 2 1 0 -
38
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 27. CCAPnL Registers (n = 0 - 4) CCAP0L - PCA Module 0 Compare/Capture Control Register Low (0EAh) CCAP1L - PCA Module 1 Compare/Capture Control Register Low (0EBh) CCAP2L - PCA Module 2 Compare/Capture Control Register Low (0ECh) CCAP3L - PCA Module 3 Compare/Capture Control Register Low (0EDh) CCAP4L - PCA Module 4 Compare/Capture Control Register Low (0EEh)
7 Bit Number 7-0 6 Bit Mnemonic Description PCA Module n Compare/Capture Control CCAPnL Value 5 4 3 2 1 0 -
Reset Value = 0000 0000b Not bit addressable Table 28. CH Register CH - PCA Counter Register High (0F9h)
7 Bit Number 7-0 6 Bit Mnemonic Description PCA counter CH Value 5 4 3 2 1 0 -
Reset Value = 0000 0000b Not bit addressable Table 29. CL Register CL - PCA Counter Register Low (0E9h)
7 Bit Number 7-0 6 Bit Mnemonic Description PCA Counter CL Value 5 4 3 2 1 0 -
39
4235A805104/03
To use one of the PCA modules in the capture mode either one or both of the CCAPM bits CAPN and CAPP for that module must be set. The external CEX input for the module (on port 1) is sampled for a transition. When a valid transition occurs the PCA hardware loads the value of the PCA counter registers (CH and CL) into the modules capture registers (CCAPnL and CCAPnH). If the CCFn bit for the module in the CCON SFR and the ECCFn bit in the CCAPMn SFR are set then an interrupt will be generated (Refer to Figure 13).
CCAPnH
CCAPnL
ECOMn CAPPn CAPNn MATn TOGn PWMn ECCFn CCAPMn, n= 0 to 4 0xDA to 0xDE
The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the modules capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (See Figure 14).
40
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 14. PCA Compare Mode and PCA Watchdog Timer
CCON CF Write to CCAPnL Write to CCAPnH 1 0 Enable 16 bit comparator RESET * Reset PCA IT CCAPnH CCAPnL Match CR CCF4 CCF3 CCF2 CCF1 CCF0 0xD8
CH
CL
PCA counter/timer
CIDL
WDTE
CPS1 CPS0
ECF
CMOD 0xD9
Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen. Writing to CCAPnH will set the ECOM bit. Once ECOM is set, writing CCAPnL will clear ECOM so that an unwanted match doesnt occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register.
High Speed Output Mode In this mode the CEX output (on port 1) associated with the PCA module will toggle
each time a match occurs between the PCA counter and the modules capture registers. To activate this mode the TOG, MAT, and ECOM bits in the module's CCAPMn SFR must be set (See Figure 15). A prior write must be done to CCAPnL and CCAPnH before writing the ECOMn bit.
41
4235A805104/03
CH
CL
CEXn
Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen. Once ECOM is set, writing CCAPnL will clear ECOM so that an unwanted match doesnt occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register.
All of the PCA modules can be used as PWM outputs. Figure 16 shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the modules capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the modules CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. This allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode.
42
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 16. PCA PWM Mode
CCAPnH Overflow
An on-board watchdog timer is available with the PCA to improve the reliability of the system without increasing chip count. Watchdog timers are useful for systems that are susceptible to noise, power glitches, or electrostatic discharge. Module 4 is the only PCA module that can be programmed as a watchdog. However, this module can still be used for other modes if the watchdog is not needed. Figure 14 shows a diagram of how the watchdog works. The user pre-loads a 16-bit value in the compare registers. Just like the other compare modes, this 16-bit value is compared to the PCA timer value. If a match is allowed to occur, an internal reset will be generated. This will not cause the RST pin to be driven high. In order to hold off the reset, the user has three options: 1. Periodically change the compare value so it will never match the PCA timer. 2. Periodically change the PCA timer value so it will never match the compare values. 3. Disable the watchdog by clearing the WDTE bit before a match occurs and then re-enable it. The first two options are more reliable because the watchdog timer is never disabled as in option #3. If the program counter ever goes astray, a match will eventually occur and cause an internal reset. The second option is also not recommended if other PCA modules are being used. Remember, the PCA timer is the time base for all modules; changing the time base for other modules would not be a good idea. Thus, in most applications the first solution is the best option. This watchdog timer wont generate a reset out on the reset pin.
43
4235A805104/03
The serial I/O port in the AT89C51RD2/ED2 is compatible with the serial I/O port in the 80C52. It provides both synchronous and asynchronous communication modes. It operates as a Universal Asynchronous Receiver and Transmitter (UART) in three full-duplex modes (Modes 1, 2 and 3). Asynchronous transmission and reception can occur simultaneously and at different baud rates Serial I/O port includes the following enhancements: Framing error detection Automatic address recognition
Framing bit error detection is provided for the three asynchronous modes (modes 1, 2 and 3). To enable the framing bit error detection feature, set SMOD0 bit in PCON register (See Figure 17). Figure 17. Framing Error Block Diagram
SM0/FE SM1 SM2 REN TB8 RB8 TI RI SCON (98h)
Set FE Bit if Stop Bit Is 0 (Framing Error) (SMOD0 = 1) SM0 to UART Mode Control (SMOD0 = 0) SMOD1SMOD0 POF GF1 GF0 PD IDL PCON (87h)
When this feature is enabled, the receiver checks each incoming data frame for a valid stop bit. An invalid stop bit may result from noise on the serial lines or from simultaneous transmission by two CPUs. If a valid stop bit is not found, the Framing Error bit (FE) in SCON register (See Table 33) bit is set. Software may examine FE bit after each reception to check for data errors. Once set, only software or a reset can clear FE bit. Subsequently received frames with valid stop bits cannot clear FE bit. When FE feature is enabled, RI rises on stop bit instead of the last data bit (See Figure 18 and Figure 19). Figure 18. UART Timings in Mode 1
RXD Start Bit RI SMOD0 = X FE SMOD0 = 1 D0 D1 D2 D3 D4 D5 D6 D7 Stop Bit
Data Byte
44
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 19. UART Timings in Modes 2 and 3
RXD Start Bit RI SMOD0 = 0 RI SMOD0 = 1 FE SMOD0 = 1 D0 D1 D2 D3 D4 D5 D6 D7 D8 Ninth Stop Bit Bit
Data Byte
The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled (SM2 bit in SCON register is set). Implemented in hardware, automatic address recognition enhances the multiprocessor communication feature by allowing the serial port to examine the address of each incoming command frame. Only when the serial port recognizes its own address, the receiver sets RI bit in SCON register to generate an interrupt. This ensures that the CPU is not interrupted by command frames addressed to other devices. If desired, the user may enable the automatic address recognition feature in Mode 1. In this configuration, the stop bit takes the place of the ninth data bit. Bit RI is set only when the received command frame address matches the devices address and is terminated by a valid stop bit. To support automatic address recognition, a device is identified by a given address and a broadcast address.
Note: The multiprocessor communication and automatic address recognition features cannot be enabled in Mode 0 (i. e. setting SM2 bit in SCON register in Mode 0 has no effect).
Given Address
Each device has an individual address that is specified in SADDR register; the SADEN register is a mask byte that contains dont care bits (defined by zeros) to form the devices given address. The dont care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed. To address a device by its individual address, the SADEN mask byte must be 1111 1111b. For example:
SADDR0101 0110b SADEN1111 1100b Given0101 01XXb
The following is an example of how to use given addresses to address different slaves:
Slave A:SADDR1111 0001b SADEN1111 1010b Given1111 0X0Xb
Slave B:SADDR1111 0011b SADEN1111 1001b Given1111 0XX1b Slave C:SADDR1111 0010b SADEN1111 1101b Given1111 00X1b
45
4235A805104/03
The SADEN byte is selected so that each slave may be addressed separately. For slave A, bit 0 (the LSB) is a dont care bit; for slaves B and C, bit 0 is a 1.To communicate with slave A only, the master must send an address where bit 0 is clear (e. g. 1111 0000b). For slave A, bit 1 is a 1; for slaves B and C, bit 1 is a dont care bit. To communicate with slaves B and C, but not slave A, the master must send an address with bits 0 and 1 both set (e. g. 1111 0011b). To communicate with slaves A, B and C, the master must send an address with bit 0 set, bit 1 clear, and bit 2 clear (e. g. 1111 0001b). Broadcast Address A broadcast address is formed from the logical OR of the SADDR and SADEN registers with zeros defined as dont care bits, e. g. :
SADDR 0101 0110b SADEN 1111 1100b Broadcast = SADDR OR SADEN1111 111Xb
The use of dont care bits provides flexibility in defining the broadcast address, however in most applications, a broadcast address is FFh. The following is an example of using broadcast addresses:
Slave A:SADDR1111 0001b SADEN1111 1010b Broadcast1111 1X11b, Slave B:SADDR1111 0011b SADEN1111 1001b Broadcast1111 1X11B,
For slaves A and B, bit 2 is a dont care bit; for slave C, bit 2 is set. To communicate with all of the slaves, the master must send an address FFh. To communicate with slaves A and B, but not slave C, the master can send and address FBh. Reset Addresses On reset, the SADDR and SADEN registers are initialized to 00h, i. e. the given and broadcast addresses are XXXX XXXXb (all dont care bits). This ensures that the serial port will reply to any address, and so, that it is backwards compatible with the 80C51 microcontrollers that do not support automatic address recognition.
46
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Registers
Table 30. SADEN Register SADEN - Slave Address Mask Register (B9h)
7 6 5 4 3 2 1 0
Reset Value = 0000 0000b Not bit addressable Table 31. SADDR Register SADDR - Slave Address Register (A9h)
7 6 5 4 3 2 1 0
The Baud Rate Generator for transmit and receive clocks can be selected separately via the T2CON and BDRCON registers. Figure 20. Baud Rate Selection
TIMER1 TIMER2 0 1 RCLK INT_BRG RBCK TIMER_BRG_RX 0 1 /16 Rx Clock
TIMER1 TIMER2
0 1 TCLK
INT_BRG
TBCK
47
4235A805104/03
When the internal Baud Rate Generator is used, the Baud Rates are determined by the BRG overflow depending on the BRL reload value, the value of SPD bit (Speed Mode) in BDRCON register and the value of the SMOD1 bit in PCON register.
The baud rate for UART is taken by the following formula: 2SMOD1 x FCLK PERIPH
2 x 2 x 6(1-SPD) x 16 x [256 - (BRL)]
Baud_Rate =
(BRL) = 256 -
48
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 33. SCON Register SCON - Serial Control Register (98h)
7 FE/SM0 Bit Number 6 SM1 Bit Mnemonic Description Framing Error bit (SMOD0 = 1) 7 FE Clear to reset the error state, not cleared by a valid stop bit. Set by hardware when an invalid stop bit is detected. SMOD0 must be set to enable access to the FE bit. Serial port Mode bit 0 Refer to SM1 for serial port mode selection. SMOD0 must be cleared to enable access to the SM0 bit. Serial port Mode bit 1 SM0 SM1 Mode Description 6 SM1 0 0 1 1 0 1 0 1 0 1 2 3 Shift Register 8-bit UART 9-bit UART 9-bit UART 5 SM2 4 REN 3 TB8 2 RB8 1 TI 0 RI
SM0
Baud Rate FCPU PERIPH/6 Variable FCPU PERIPH /32 or /16 Variable
Serial port Mode 2 bit/Multiprocessor Communication Enable bit 5 SM2 Clear to disable multiprocessor communication feature. Set to enable multiprocessor communication feature in mode 2 and 3, and eventually mode 1.This bit should be cleared in mode 0. Reception Enable bit Clear to disable serial reception. Set to enable serial reception. Transmitter Bit 8:Ninth bit to transmit in modes 2 and 3 3 TB8 Clear to transmit a logic 0 in the 9th bit. Set to transmit a logic 1 in the 9th bit. Receiver Bit 8/Ninth bit received in modes 2 and 3 Cleared by hardware if 9th bit received is a logic 0. Set by hardware if 9th bit received is a logic 1. In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used. Transmit Interrupt flag Clear to acknowledge interrupt. Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop bit in the other modes. Receive Interrupt flag Clear to acknowledge interrupt. Set by hardware at the end of the 8th bit time in mode 0, see Figure 18 and Figure 19 in the other modes.
REN
RB8
TI
RI
49
4235A805104/03
The baud rate generator can be used for mode 1 or 3 (refer to Figure 20.), but also for mode 0 for UART, thanks to the bit SRC located in BDRCON register (Table 42.)
UART Registers
Table 36. SADEN Register SADEN - Slave Address Mask Register for UART (B9h)
7 6 5 4 3 2 1 0
Reset Value = 0000 0000b Table 37. SADDR Register SADDR - Slave Address Register for UART (A9h)
7 6 5 4 3 2 1 0
50
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 38. SBUF Register SBUF - Serial Buffer Register for UART (99h)
7 6 5 4 3 2 1 0
Reset Value = XXXX XXXXb Table 39. BRL Register BRL - Baud Rate Reload Register for the internal baud rate generator, UART (9Ah)
7 6 5 4 3 2 1 0
51
4235A805104/03
TF2
EXF2
RCLK
TCLK
EXEN2
TR2
C/T2#
CP/RL2#
52
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 41. PCON Register PCON - Power Control Register (87h)
7 SMOD1 Bit Number 7 6 SMOD0 Bit Mnemonic SMOD1 Description Serial port Mode bit 1 for UART Set to select double baud rate in mode 1, 2 or 3. Serial port Mode bit 0 for UART 6 SMOD0 Cleared to select SM0 bit in SCON register. Set to select FE bit in SCON register. Reserved The value read from this bit is indeterminate. Do not set this bit. Power-Off Flag Cleared to recognize next reset type. Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. General-purpose Flag Cleared by user for general-purpose usage. Set by user for general-purpose usage. General-purpose Flag Cleared by user for general-purpose usage. Set by user for general-purpose usage. Power-down mode bit Cleared by hardware when reset occurs. Set to enter power-down mode. Idle mode bit Cleared by hardware when interrupt or reset occurs. Set to enter idle mode. 5 4 POF 3 GF1 2 GF0 1 PD 0 IDL
POF
GF1
GF0
PD
IDL
Reset Value = 00X1 0000b Not bit addressable Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesnt affect the value of this bit.
53
4235A805104/03
Table 42. BDRCON Register BDRCON - Baud Rate Control Register (9Bh)
7 Bit Number 7 6 Bit Mnemonic 5 4 BRR 3 TBCK 2 RBCK 1 SPD 0 SRC
Description Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Baud Rate Run Control bit Cleared to stop the internal Baud Rate Generator. Set to start the internal Baud Rate Generator. Transmission Baud Rate Generator Selection bit for UART Cleared to select Timer 1 or Timer 2 for the Baud Rate Generator. Set to select internal Baud Rate Generator. Reception Baud Rate Generator Selection bit for UART Cleared to select Timer 1 or Timer 2 for the Baud Rate Generator. Set to select internal Baud Rate Generator. Baud Rate Speed Control bit for UART Cleared to select the SLOW Baud Rate Generator. Set to select the FAST Baud Rate Generator. Baud Rate Source select bit in Mode 0 for UART
BRR
TBCK
RBCK
SPD
SRC
Cleared to select FOSC/12 as the Baud Rate Generator (FCLK PERIPH/6 in X2 mode). Set to select the internal Baud Rate Generator for UARTs in mode 0.
54
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Keyboard Interface
The AT89C51RD2/ED2 implements a keyboard interface allowing the connection of a 8 x n matrix keyboard. It is based on 8 inputs with programmable interrupt capability on both high or low level. These inputs are available as alternate function of P1 and allow to exit from idle and power-down modes. The keyboard interfaces with the C51 core through 3 special function registers: KBLS, the Keyboard Level Selection register (Table 45), KBE, the Keyboard interrupt Enable register (Table 44), and KBF, the Keyboard Flag register (Table 43). Interrupt The keyboard inputs are considered as 8 independent interrupt sources sharing the same interrupt vector. An interrupt enable bit (KBD in IE1) allows global enable or disable of the keyboard interrupt (see Figure 22). As detailed in Figure 23 each keyboard input has the capability to detect a programmable level according to KBLS. x bit value. Level detection is then reported in interrupt flags KBF.x that can be masked by software using KBE. x bits. This structure allow keyboard arrangement from 1 by n to 8 by n matrix and allows usage of P1 inputs for other purpose. Figure 22. Keyboard Interface Block Diagram
Vcc
P1:x
1
Internal Pullup
P1 inputs allow exit from idle and power-down modes as detailed in Section Powerdown Mode, page 79.
55
4235A805104/03
Registers
Bit Mnemonic Description Keyboard line 7 flag Set by hardware when the Port line 7 detects a programmed level. It generates a Keyboard interrupt request if the KBKBIE.7 bit in KBIE register is set. Must be cleared by software. Keyboard line 6 flag Set by hardware when the Port line 6 detects a programmed level. It generates a Keyboard interrupt request if the KBIE.6 bit in KBIE register is set. Must be cleared by software. Keyboard line 5 flag Set by hardware when the Port line 5 detects a programmed level. It generates a Keyboard interrupt request if the KBIE.5 bit in KBIE register is set. Must be cleared by software. Keyboard line 4 flag Set by hardware when the Port line 4 detects a programmed level. It generates a Keyboard interrupt request if the KBIE.4 bit in KBIE register is set. Must be cleared by software. Keyboard line 3 flag Set by hardware when the Port line 3 detects a programmed level. It generates a Keyboard interrupt request if the KBIE.3 bit in KBIE register is set. Must be cleared by software. Keyboard line 2 flag Set by hardware when the Port line 2 detects a programmed level. It generates a Keyboard interrupt request if the KBIE.2 bit in KBIE register is set. Must be cleared by software. Keyboard line 1 flag Set by hardware when the Port line 1 detects a programmed level. It generates a Keyboard interrupt request if the KBIE.1 bit in KBIE register is set. Must be cleared by software. Keyboard line 0 flag Set by hardware when the Port line 0 detects a programmed level. It generates a Keyboard interrupt request if the KBIE.0 bit in KBIE register is set. Must be cleared by software.
KBF7
KBF6
KBF5
KBF4
KBF3
KBF2
KBF1
KBF0
56
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 44. KBE Register KBE-Keyboard Input Enable Register (9Dh)
7 KBE7 Bit Number 6 KBE6 5 KBE5 4 KBE4 3 KBE3 2 KBE2 1 KBE1 0 KBE0
Bit Mnemonic Description Keyboard line 7 Enable bit Cleared to enable standard I/O pin. Set to enable KBF.7 bit in KBF register to generate an interrupt request. Keyboard line 6 Enable bit Cleared to enable standard I/O pin. Set to enable KBF.6 bit in KBF register to generate an interrupt request. Keyboard line 5 Enable bit Cleared to enable standard I/O pin. Set to enable KBF.5 bit in KBF register to generate an interrupt request. Keyboard line 4 Enable bit Cleared to enable standard I/O pin. Set to enable KBF.4 bit in KBF register to generate an interrupt request. Keyboard line 3 Enable bit Cleared to enable standard I/O pin. Set to enable KBF.3 bit in KBF register to generate an interrupt request. Keyboard line 2 Enable bit Cleared to enable standard I/O pin. Set to enable KBF.2 bit in KBF register to generate an interrupt request. Keyboard line 1 Enable bit Cleared to enable standard I/O pin. Set to enable KBF.1 bit in KBF register to generate an interrupt request. Keyboard line 0 Enable bit Cleared to enable standard I/O pin. Set to enable KBF.0 bit in KBF register to generate an interrupt request.
KBE7
KBE6
KBE5
KBE4
KBE3
KBE2
KBE1
KBE0
57
4235A805104/03
Bit Mnemonic Description Keyboard line 7 Level Selection bit Cleared to enable a low level detection on Port line 7. Set to enable a high level detection on Port line 7. Keyboard line 6 Level Selection bit Cleared to enable a low level detection on Port line 6. Set to enable a high level detection on Port line 6. Keyboard line 5 Level Selection bit Cleared to enable a low level detection on Port line 5. Set to enable a high level detection on Port line 5. Keyboard line 4 Level Selection bit Cleared to enable a low level detection on Port line 4. Set to enable a high level detection on Port line 4. Keyboard line 3 Level Selection bit Cleared to enable a low level detection on Port line 3. Set to enable a high level detection on Port line 3. Keyboard line 2 Level Selection bit Cleared to enable a low level detection on Port line 2. Set to enable a high level detection on Port line 2. Keyboard line 1 Level Selection bit Cleared to enable a low level detection on Port line 1. Set to enable a high level detection on Port line 1. Keyboard line 0 Level Selection bit Cleared to enable a low level detection on Port line 0. Set to enable a high level detection on Port line 0.
KBLS7
KBLS6
KBLS5
KBLS4
KBLS3
KBLS2
KBLS1
KBLS0
58
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Serial Port Interface (SPI)
Features
The Serial Peripheral Interface module (SPI) allows full-duplex, synchronous, serial communication between the MCU and peripheral devices, including other MCUs. Features of the SPI module include the following: Full-duplex, three-wire synchronous transfers Master or Slave operation Eight programmable Master clock rates Serial clock with programmable polarity and phase Master Mode fault error flag with MCU interrupt capability Write collision flag protection
Signal Description
Figure 24 shows a typical SPI bus configuration using one Master controller and many Slave peripherals. The bus is made of three wires connecting all the devices: Figure 24. SPI Master/Slaves Interconnection
Slave 1
MISO MOSI SCK SS
VDD
Master
0 1 2 3
PORT
Slave 4
Slave 3
Slave 2
The Master device selects the individual Slave devices by using four pins of a parallel port to control the four SS pins of the Slave devices. Master Output Slave Input (MOSI) This 1-bit signal is directly connected between the Master Device and a Slave Device. The MOSI line is used to transfer data in series from the Master to the Slave. Therefore, it is an output signal from the Master, and an input signal to a Slave. A byte (8-bit word) is transmitted most significant bit (MSB) first, least significant bit (LSB) last. This 1-bit signal is directly connected between the Slave Device and a Master Device. The MISO line is used to transfer data in series from the Slave to the Master. Therefore, it is an output signal from the Slave, and an input signal to the Master. A byte (8-bit word) is transmitted most significant bit (MSB) first, least significant bit (LSB) last. This signal is used to synchronize the data movement both in and out the devices through their MOSI and MISO lines. It is driven by the Master for eight clock cycles which allows to exchange one byte on the serial lines. Each Slave peripheral is selected by one Slave Select pin (SS). This signal must stay low for any message for a Slave. It is obvious that only one Master (SS high level) can
59
4235A805104/03
drive the network. The Master may select each Slave device by software through port pins (Figure 24). To prevent bus conflicts on the MISO line, only one slave should be selected at a time by the Master for a transmission. In a Master configuration, the SS line can be used in conjunction with the MODF flag in the SPI Status register (SPSTA) to prevent multiple masters from driving MOSI and SCK (see Error conditions). A high level on the SS pin puts the MISO line of a Slave SPI in a high-impedance state. The SS pin could be used as a general-purpose if the following conditions are met: The device is configured as a Master and the SSDIS control bit in SPCON is set. This kind of configuration can be found when only one Master is driving the network and there is no way that the SS pin could be pulled low. Therefore, the MODF flag in the SPSTA will never be set(1). The Device is configured as a Slave with CPHA and SSDIS control bits set(2) This kind of configuration can happen when the system comprises one Master and one Slave only. Therefore, the device should always be selected and there is no reason that the Master uses the SS pin to select the communicating Slave device.
1. Clearing SSDIS control bit does not clear MODF. 2. Special care should be taken not to set SSDIS control bit when CPHA = 0 because in this mode, the SS is used to start the transmission.
Notes:
Baud Rate
In Master mode, the baud rate can be selected from a baud rate generator which is controlled by three bits in the SPCON register: SPR2, SPR1 and SPR0. The Master clock is chosen from one of seven clock rates resulting from the division of the internal clock by 2, 4, 8, 16, 32, 64 or 128. Table 46 gives the different clock rates selected by SPR2:SPR1:SPR0: Table 46. SPI Master Baud Rate Selection
SPR2 0 0 0 0 1 1 1 1 SPR1 0 0 1 1 0 0 1 1 SPR0 0 1 0 1 0 1 0 1 Clock Rate Baud Rate Divisor (BD)
Dont Use
FCLK PERIPH /4 FCLK PERIPH / 8 FCLK PERIPH /16 FCLK PERIPH /32 FCLK PERIPH /64 FCLK PERIPH /128
No BRG
4 8 16 32 64 128
Dont Use
No BRG
60
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Functional Description
Figure 25 shows a detailed structure of the SPI module. Figure 25. SPI Module Block Diagram
Internal Bus SPDAT
FCLK PERIPH
Shift Register
7 6 5 4 3 2 1 0
Clock Divider
MOSI MISO
M S
SCK SS
SPCON
SPI Control
8-bit Bus 1-bit Signal
SPSTA
SPIF WCOL SSERR MODF -
Operating Modes
The Serial Peripheral Interface can be configured as one of the two modes: Master mode or Slave mode. The configuration and initialization of the SPI module is made through one register: The Serial Peripheral CONtrol register (SPCON) SPCON The Serial Peripheral STAtus register (SPSTA) The Serial Peripheral DATa register (SPDAT) Once the SPI is configured, the data exchange is made using:
During an SPI transmission, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock line (SCK) synchronizes shifting and sampling on the two serial data lines (MOSI and MISO). A Slave Select line (SS) allows individual selection of a Slave SPI device; Slave devices that are not selected do not interfere with SPI bus activities. When the Master device transmits data to the Slave device via the MOSI line, the Slave device responds by sending data to the Master device via the MISO line. This implies full-duplex transmission with both data out and data in synchronized with the same clock (Figure 26).
61
4235A805104/03
Master MCU
Slave MCU
Master Mode
The SPI operates in Master mode when the Master bit, MSTR (1), in the SPCON register is set. Only one Master SPI device can initiate transmissions. Software begins the transmission from a Master SPI module by writing to the Serial Peripheral Data Register (SPDAT). If the shift register is empty, the byte is immediately transferred to the shift register. The byte begins shifting out on MOSI pin under the control of the serial clock, SCK. Simultaneously, another byte shifts in from the Slave on the Masters MISO pin. The transmission ends when the Serial Peripheral transfer data flag, SPIF, in SPSTA becomes set. At the same time that SPIF becomes set, the received byte from the Slave is transferred to the receive data register in SPDAT. Software clears SPIF by reading the Serial Peripheral Status register (SPSTA) with the SPIF bit set, and then reading the SPDAT. The SPI operates in Slave mode when the Master bit, MSTR (2), in the SPCON register is cleared. Before a data transmission occurs, the Slave Select pin, SS, of the Slave device must be set to0. SS must remain low until the transmission is complete. In a Slave SPI module, data enters the shift register under the control of the SCK from the Master SPI module. After a byte enters the shift register, it is immediately transferred to the receive data register in SPDAT, and the SPIF bit is set. To prevent an overflow condition, Slave software must then read the SPDAT before another byte enters the shift register (3). A Slave SPI must complete the write to the SPDAT (shift register) at least one bus cycle before the Master SPI starts a transmission. If the write to the data register is late, the SPI transmits the data already in the shift register from the previous transmission.
Slave Mode
Transmission Formats
Software can select any of four combinations of serial clock (SCK) phase and polarity using two bits in the SPCON: the Clock POLarity (CPOL (4) ) and the Clock PHAse (CPHA(4)). CPOL defines the default SCK line level in idle state. It has no significant effect on the transmission format. CPHA defines the edges on which the input data are sampled and the edges on which the output data are shifted (Figure 27 and Figure 28). The clock phase and polarity should be identical for the Master SPI device and the communicating Slave device.
1. 2. 3. 4.
The SPI module should be configured as a Master before it is enabled (SPEN set). Also the Master SPI should be configured before the Slave SPI. The SPI module should be configured as a Slave before it is enabled (SPEN set). The maximum frequency of the SCK for an SPI configured as a Slave is the bus clock speed. Before writing to the CPOL and CPHA bits, the SPI should be disabled (SPEN = 0).
62
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 27. Data Transmission Format (CPHA = 0)
SCK Cycle Number SPEN (internal)
1 2 3 4 5 6 7 8
SCK (CPOL = 0) SCK (CPOL = 1) MOSI (from Master) MISO (from Slave) SS (to Slave) Capture point
MSB MSB bit6 bit6 bit5 bit5 bit4 bit4 bit3 bit3 bit2 bit2 bit1 bit1 LSB LSB
As shown in Figure 27, the first SCK edge is the MSB capture strobe. Therefore the Slave must begin driving its data before the first SCK edge, and a falling edge on the SS pin is used to start the transmission. The SS pin must be toggled high and then low between each byte transmitted (Figure 29). Figure 28 shows an SPI transmission in which CPHA is 1. In this case, the Master begins driving its MOSI pin on the first SCK edge. Therefore the Slave uses the first SCK edge as a start transmission signal. The SS pin can remain low between transmissions (Figure 29). This format may be preffered in systems having only one Master and only one Slave driving the MISO data line.
63
4235A805104/03
The following flags in the SPSTA signal SPI error conditions. Mode Fault (MODF) error in Master mode SPI indicates that the level on the Slave Select (SS) pin is inconsistent with the actual mode of the device. MODF is set to warn that there could be a multi-master conflict for system control. In this case, the SPI system is affected in the following ways: An SPI receiver/error CPU interrupt request is generated The SPEN bit in SPCON is cleared. This disable the SPI The MSTR bit in SPCON is cleared.
When SS Disable (SSDIS) bit in the SPCON register is cleared, the MODF flag is set when the SS signal becomes 0. However, for a system with one Master, if the SS pin of the Master device is pulled low, there is no way that another Master may attempt to drive the network. In this case, to prevent the MODF flag from being set, software can set the SSDIS bit in the SPCON register and therefore the SS pin becomes a general-purpose I/O pin. Clearing the MODF bit is accomplished by a read of SPSTA register with MODF bit set, followed by a write to the SPCON register. SPEN Control bit may be restored to its original set state after the MODF bit has been cleared. Write Collision (WCOL) A Write Collision (WCOL) flag in the SPSTA is set when a write to the SPDAT register is done during a transmit sequence. WCOL does not cause an interruption, and the transfer continues uninterrupted. Clearing the WCOL bit is done through a software sequence of an access to SPSTA and an access to SPDAT. Overrun Condition An overrun condition occurs when the Master device tries to send several data bytes and the Slave device has not cleared the SPIF bit issued from the previous data byte transmition. In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read of the SPDAT returns this byte. All others bytes are lost. This condition is not detected by the SPI peripheral. Interrupts Two SPI status flags can generate a CPU interrupt requests. Table 47. SPI Interrupts
Flag SPIF (SP data transfer) MODF (Mode Fault) Request SPI Transmitter Interrupt request SPI Receiver/Error Interrupt Request (if SSDIS = 0)
Serial Peripheral data transfer flag, SPIF: This bit is set by hardware when a transfer has been completed. SPIF bit generates transmitter CPU interrupt requests. Mode Fault flag, MODF: This bit becomes set to indicate that the level on the SS is inconsistent with the mode of the SPI. MODF with SSDIS reset, generates receiver/error CPU interrupt requests. When SSDIS is set, no MODF interrupt request is generated. Figure 30 gives a logical view of the above statements.
64
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 30. SPI Interrupt Requests Generation
SPIF SPI Transmitter CPU Interrupt Request SPI Receiver/Error CPU Interrupt Request SSDIS SPI CPU Interrupt Request
MODF
There are three registers in the module that provide control, status and data storage functions. These registers are describes in the following paragraphs.
The Serial Peripheral Control Register does the following: Selects one of the Master clock rates Configure the SPI module as Master or Slave Selects serial clock polarity and phase Enables the SPI module Frees the SS pin for a general-purpose usage
Table 48 describes this register and explains the use of each bit.
65
4235A805104/03
Table 48. SPCON Register SPCON - Serial Peripheral Control Register (0C3H)
7 SPR2 Bit Number 7 6 SPEN 5 SSDIS 4 MSTR Description Serial Peripheral Rate 2 Bit with SPR1 and SPR0 define the clock rate. Serial Peripheral Enable 6 SPEN Cleared to disable the SPI interface. Set to enable the SPI interface. SS Disable Cleared to enable SS in both Master and Slave modes. 5 SSDIS Set to disable SS in both Master and Slave modes. In Slave mode, this bit has no effect if CPHA = 0. When SSDIS is set, no MODF interrupt request is generated. Serial Peripheral Master 5 MSTR Cleared to configure the SPI as a Slave. Set to configure the SPI as a Master. Clock Polarity 4 CPOL Cleared to have the SCK set to 0 in idle state. Set to have the SCK set to 1 in idle low. Clock Phase 3 CPHA Cleared to have the data sampled when the SCK leaves the idle state (see CPOL). Set to have the data sampled when the SCK returns to idle state (see CPOL). 2 SPR1 SPR2 0 0 0 0 1 SPR0 1 1 1 1 SPR1 SPR0 0 0 1 1 0 0 1 1 0 1 0 1 0 1 0 1 Serial Peripheral Rate Invalid FCLK PERIPH /4 FCLK PERIPH /8 FCLK PERIPH /16 FCLK PERIPH /32 FCLK PERIPH /64 FCLK PERIPH /128 Invalid 3 CPOL 2 CPHA 1 SPR1 0 SPR0
66
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Serial Peripheral Status Register (SPSTA) The Serial Peripheral Status Register contains flags to signal the following conditions: Data transfer complete Write collision Inconsistent logic level on SS pin (mode fault error)
Table 49 describes the SPSTA register and explains the use of every bit in the register. Table 49. SPSTA Register SPSTA - Serial Peripheral Status and Control register (0C4H)
7 SPIF Bit Number 6 WCOL 5 SSERR 4 MODF 3 2 1 0 -
SPIF
Cleared by hardware to indicate data transfer is in progress or has been approved by a clearing sequence. Set by hardware to indicate that the data transfer has been completed. Write Collision flag
WCOL
Cleared by hardware to indicate that no collision has occurred or has been approved by a clearing sequence. Set by hardware to indicate that a collision has been detected. Synchronous Serial Slave Error flag
SSERR
Set by hardware when SS is deasserted before the end of a received data. Cleared by disabling the SPI (clearing SPEN bit in SPCON). Mode Fault
MODF
Cleared by hardware to indicate that the SS pin is at appropriate logic level, or has been approved by a clearing sequence. Set by hardware to indicate that the SS pin is at inappropriate logic level.
Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit.
67
4235A805104/03
The Serial Peripheral Data Register (Table 50) is a read/write buffer for the receive data register. A write to SPDAT places data directly into the shift register. No transmit buffer is available in this model. A Read of the SPDAT returns the value located in the receive buffer and not the content of the shift register. Table 50. SPDAT Register SPDAT - Serial Peripheral Data Register (0C5H)
7 R7 6 R6 5 R5 4 R4 3 R3 2 R2 1 R1 0 R0
Reset Value = Indeterminate R7:R0: Receive data bits SPCON, SPSTA and SPDAT registers may be read and written at any time while there is no ongoing exchange. However, special care should be taken when writing to them while a transmission is ongoing: Do not change SPR2, SPR1 and SPR0 Do not change CPHA and CPOL Do not change MSTR Clearing SPEN would immediately disable the peripheral Writing to the SPDAT will cause an overflow
68
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Interrupt System
The AT89C51RD2/ED2 has a total of 9 interrupt vectors: two external interrupts (INT0 and INT1), three timer interrupts (timers 0, 1 and 2), the serial port interrupt, SPI interrupt, Keyboard interrupt and the PCA global interrupt. These interrupts are shown in Figure 31.
PCA IT
0 RI TI 3 0 3 0 3
TF2 EXF2
KBD IT
0
SPI IT
0
Each of the interrupt sources can be individually enabled or disabled by setting or clearing a bit in the Interrupt Enable register (Table 54 and Table 56). This register also contains a global disable bit, which must be cleared to disable all interrupts at once. Each interrupt source can also be individually programmed to one out of four priority levels by setting or clearing a bit in the Interrupt Priority register (Table 57) and in the Interrupt Priority High register (Table 55 and Table 56) shows the bit values and priority levels associated with each combination.
69
4235A805104/03
Registers
The PCA interrupt vector is located at address 0033H, the SPI interrupt vector is located at address 004BH and Keyboard interrupt vector is located at address 003BH. All other vectors addresses are the same as standard C52 devices. Table 51. Priority Level Bit Values
IPH.x 0 0 1 1 IPL.x 0 1 0 1 Interrupt Level Priority 0 (Lowest) 1 2 3 (Highest)
A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt cant be interrupted by any other interrupt source. If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence.
70
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Interrupt Sources and Vector Addresses
Table 52. Interrupt Sources and Vector Addresses
Number 0 1 2 3 4 5 6 7 8 Polling Priority 0 1 2 3 4 6 7 5 8 Interrupt Source Reset INT0 Timer 0 INT1 Timer 1 UART Timer 2 PCA Keyboard IE0 TF0 IE1 IF1 RI+TI TF2+EXF2 CF + CCFn (n = 0 - 4) KBDIT Interrupt Request Vector Address 0000h 0003h 000Bh 0013h 001Bh 0023h 002Bh 0033h 003Bh
9
10
9
10
SPI
SPIIT
0043h
004Bh
71
4235A805104/03
EA
ET2
ES
ET1
EX1
ET0
EX0
72
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 54. IPL0 Register IPL0 - Interrupt Priority Register (B8h)
7 Bit Number 7 6 PPCL Bit Mnemonic Description Reserved The value read from this bit is indeterminate. Do not set this bit. PCA interrupt Priority bit Refer to PPCH for priority level. Timer 2 overflow interrupt Priority bit Refer to PT2H for priority level. Serial port Priority bit Refer to PSH for priority level. Timer 1 overflow interrupt Priority bit Refer to PT1H for priority level. External interrupt 1 Priority bit Refer to PX1H for priority level. Timer 0 overflow interrupt Priority bit Refer to PT0H for priority level. External interrupt 0 Priority bit Refer to PX0H for priority level. 5 PT2L 4 PSL 3 PT1L 2 PX1L 1 PT0L 0 PX0L
PPCL
PT2L
PSL
PT1L
PX1L
PT0L
PX0L
73
4235A805104/03
Table 55. IPH0 Register IPH0 - Interrupt Priority High Register (B7h)
7 Bit Number 7 6 PPCH Bit Mnemonic Description Reserved The value read from this bit is indeterminate. Do not set this bit. PCA interrupt Priority high bit. PPCL Priority Level PPCH 0 0 Lowest 0 1 1 0 1 1 Highest Timer 2 overflow interrupt Priority High bit PT2L Priority Level PT2H 0 0 Lowest 0 1 1 0 1 1 Highest Serial port Priority High bit PSH PSL Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest Timer 1 overflow interrupt Priority High bit PT1L Priority Level PT1H 0 0 Lowest 0 1 1 0 1 1 Highest External interrupt 1 Priority High bit PX1L Priority Level PX1H 0 0 Lowest 0 1 1 0 1 1 Highest Timer 0 overflow interrupt Priority High bit PT0L Priority Level PT0H 0 0 Lowest 0 1 1 0 1 1 Highest External interrupt 0 Priority High bit PX0L Priority Level PX0H 0 0 Lowest 0 1 1 0 1 1 Highest 5 PT2H 4 PSH 3 PT1H 2 PX1H 1 PT0H 0 PX0H
PPCH
PT2H
PSH
PT1H
PX1H
PT0H
PX0H
74
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 56. IEN1 Register IEN1 - Interrupt Enable Register (B1h)
7 Bit Number 7 6 5 4 3 6 Bit Mnemonic Description Reserved Reserved Reserved Reserved Reserved SPI interrupt Enable bit Cleared to disable SPI interrupt. Set to enable SPI interrupt. 5 4 3 2 SPI 1 TWI 0 KBD
SPI
Reserved Keyboard interrupt Enable bit Cleared to disable keyboard interrupt. Set to enable keyboard interrupt.
KBD
75
4235A805104/03
TWIL
SPIL
KBDL
76
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 58. IPH1 Register IPH1 - Interrupt Priority High Register (B3h)
7 Bit Number 7 6 Bit Mnemonic Description Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. Reserved The value read from this bit is indeterminate. Do not set this bit. SPI interrupt Priority High bit SPIL Priority Level SPIH 0 0 Lowest 0 1 1 0 1 1 Highest Reserved The value read from this bit is indeterminate. Do not set this bit. Keyboard interrupt Priority High bit KB DH KBDL Priority Level 0 0 Lowest 0 1 1 0 1 1 Highest 5 4 3 2 SPIH 1 0 KBDH
SPIH
KBDH
77
4235A805104/03
Power Monitor
The POR/PFD function monitors the internal power-supply of the CPU core (and the peripherals), and if needed, suspends its activity when the detected value is out of specifications. It warranties a correct start up when AT89C51RD2/ED2 is powered up and prevents code execution errors when the power supply becomes bellow the functional specifications.
Description
In order to startup and maintain the microcontroller in correct operating mode, VCC has to be stabilized in the VCC operating range and the oscillator has to be stabilized with a nominal amplitude compatible with logic level. These parameters are checked during three phases: power-up, normal operation and stop.
Internal Power-Supply Internal Reset CPU Core Power On Reset (POR) Power Fail Detector (PFD) POR/PFD RESET
External RESET
Reset Circuitry
The integrated POR/PFD warranties the correct code execution, and the on chip memories content (including flash, RAM and XRAM) during the following phases: when the microcontroller is powered-up. if the power supply goes below minimum operating VCC.
78
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Power Management
Two power reduction modes are implemented in the AT89C51RD2/ED2: the Idle mode and the Power-down mode. These modes are detailed in the following sections. In addition to these power reduction modes, the clocks of the core and peripherals can be dynamically divided by 2 using the X2 Mode described in Section Clock.
An instruction that sets PCON.0 indicates that it is the last instruction to be executed before going into Idle mode. In Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirety: the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high level. There are two ways to terminate the Idle mode. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle. The flag bits GF0 and GF1 can be used to give an indication if an interrupt occurred during normal operation or during idle. For example, an instruction that activates idle can also set one or both flag bits. When idle is terminated by an interrupt, the interrupt service routine can examine the flag bits. The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.
Idle Mode
Power-down Mode
To save maximum power, a power-down mode can be invoked by software (refer to PCON register). In power-down mode, the oscillator is stopped and the instruction that invoked powerdown mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated. VCC can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from powerdown. To properly terminate power-down, the reset or external interrupt should not be executed before VCC is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize. Only external interrupts INT0, INT1 and Keyboard Interrupts are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input. When Keyboard Interrupt occurs after a power-down mode, 1024 clocks are necessary to exit to power-down mode and enter in operating mode. Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 33. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power-down exit will be completed when the first input is released. In this case the higher priority interrupt service routine is executed. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put AT89C51RD2/ED2 into power-down mode.
79
4235A805104/03
XTALA or XTALB
Active Phase Power-down Phase Oscillator Restart Phase Active Phase
Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs. Exit from power-down by either reset or external interrupt does not affect the internal RAM content.
Note: If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered.
Table shows the state of ports during idle and power-down modes. Table 59. State of Ports
Mode Idle Idle Power-down Power-down Program Memory Internal External Internal External ALE 1 1 0 0 PSEN 1 1 0 0 PORT0 Port Data(1) Floating Port Data(1) Floating PORT1 Port Data Port Data Port Data Port Data PORT2 Port Data Address Port Data Port Data PORT3 Port Data Port Data Port Data Port Data
Note:
80
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Hardware Watchdog Timer
The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the Watchdog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x TCLK PERIPH, where TCLK PERIPH= 1/FCLK PERIPH. To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset. To have a more powerful WDT, a 27 counter has been added to extend the Time-out capability, ranking from 16 ms to 2s @ FOSCA = 12 MHz. To manage this feature, refer to WDTPRG register description, Table 60. The WDTPRG register should be configured before the WDT activation sequence, and can not be modified until next reset. Table 60. WDTRST Register WDTRST - Watchdog Reset Register (0A6h)
7 6 5 4 3 2 1 0 -
Reset Value = XXXX XXXXb Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.
81
4235A805104/03
Table 61. WDTPRG Register WDTPRG - Watchdog Timer Out Register (0A7h)
7 Bit Number 7 6 5 4 3 2 1 0 6 Bit Mnemonic Description S2 S1 S0 WDT Time-out select bit 2 WDT Time-out select bit 1 WDT Time-out select bit 0 S2 S1 0 0 0 0 0 1 0 1 1 0 1 0 1 1 1 1 S0 0 1 0 1 0 1 0 1 Selected Time-out (214 - 1) machine cycles, 16. 3 ms @ FOSCA =12 MHz (215 - 1) machine cycles, 32.7 ms @ FOSCA=12 MHz (216 - 1) machine cycles, 65. 5 ms @ FOSCA=12 MHz (217 - 1) machine cycles, 131 ms @ FOSCA=12 MHz (218 - 1) machine cycles, 262 ms @ FOSCA=12 MHz (219 - 1) machine cycles, 542 ms @ FOSCA=12 MHz (220 - 1) machine cycles, 1.05 ms @ FOSCA=12 MHz (221 - 1) machine cycles, 2.09 ms @ FOSCA=12 MHz Reserved The value read from this bit is undetermined. Do not try to set this bit. 5 4 3 2 S2 1 S1 0 S0
WDT during Power-down In Power-down mode the oscillator stops, which means the WDT also stops. While in Power-down mode the user does not need to service the WDT. There are 2 methods of and Idle
exiting Power-down mode: by a hardware reset or via a level activated external interrupt which is enabled prior to entering Power-down mode. When Power-down is exited with hardware reset, servicing the WDT should occur as it normally should whenever the AT89C51RD2/ED2 is reset. Exiting Power-down with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service routine. To ensure that the WDT does not overflow within a few states of exiting of powerdown, it is better to reset the WDT just before entering powerdown. In the Idle mode, the oscillator continues to run. To prevent the WDT from resetting the AT89C51RD2/ED2 while in Idle mode, the user should always set up a timer that will periodically exit Idle, service the WDT, and re-enter Idle mode.
82
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
ONCE Mode (ONChip Emulation)
The ONCE mode facilitates testing and debugging of systems using AT89C51RD2/ED2 without removing the circuit from the board. The ONCE mode is invoked by driving certain pins of the AT89C51RD2/ED2; the following sequence must be exercised: Pull ALE low while the device is in reset (RST high) and PSEN is high. Hold ALE low as RST is deactivated.
While the AT89C51RD2/ED2 is in ONCE mode, an emulator or test CPU can be used to drive the circuit. Table 62 shows the status of the port pins during ONCE mode. Normal operation is restored when normal reset is applied. Table 62. External Pin Status During ONCE Mode
ALE Weak pull-up PSEN Weak pull-up Port 0 Float Port 1 Weak pull-up Port 2 Weak pull-up Port 3 Weak pull-up Port I2 Float XTALA1/2 Active XTALB1/2 Active
83
4235A805104/03
Power-off Flag
The power-off flag allows the user to distinguish between a cold start reset and a warm start reset. A cold start reset is the one induced by VCC switch-on. A warm start reset occurs while VCC is still applied to the device and could be generated for example by an exit from power-down. The power-off flag (POF) is located in PCON register (Table 63). POF is set by hardware when VCC rises from 0 to its nominal voltage. The POF can be set or cleared by software allowing the user to determine the type of reset. Table 63. PCON Register PCON - Power Control Register (87h)
7 SMOD1 Bit Number 7 6 SMOD0 Bit Mnemonic Description SMOD1 Serial port Mode bit 1 Set to select double baud rate in mode 1, 2 or 3. Serial port Mode bit 0 Cleared to select SM0 bit in SCON register. Set to select FE bit in SCON register. Reserved The value read from this bit is indeterminate. Do not set this bit. Power-Off Flag Cleared by software to recognize the next reset type. Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. General-purpose Flag Cleared by user for general-purpose usage. Set by user for general-purpose usage. General-purpose Flag Cleared by user for general-purpose usage. Set by user for general-purpose usage. Power-down mode bit Cleared by hardware when reset occurs. Set to enter power-down mode. Idle mode bit Cleared by hardware when interrupt or reset occurs. Set to enter idle mode. 5 4 POF 3 GF1 2 GF0 1 PD 0 IDL
SMOD0
POF
GF1
GF0
PD
IDL
84
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Reduced EMI Mode
The ALE signal is used to demultiplex address and data buses on port 0 when used with external program or data memory. Nevertheless, during internal code execution, ALE signal is still generated. In order to reduce EMI, ALE signal can be disabled by setting AO bit. The AO bit is located in AUXR register at bit location 0. As soon as AO is set, ALE is no longer output but remains active during MOVX and MOVC instructions and external fetches. During ALE disabling, ALE pin is weakly pulled high. Table 64. AUXR Register AUXR - Auxiliary Register (8Eh)
7 DPU Bit Number 6 Bit Mnemonic Description Disable Weak Pull-up 7 DPU Cleared by software to activate the permanent weak pull-up (default) Set by software to disable the weak pull-up (reduce power consumption) 6 Reserved The value read from this bit is indeterminate. Do not set this bit. Pulse length 5 M0 Cleared to stretch MOVX control: the RD and the WR pulse length is 6 clock periods (default). Set to stretch MOVX control: the RD and the WR pulse length is 30 clock periods. 4 3 XRS2 XRS1 XRAM Size XRS2 0 0 2 XRS0 0 0 1 XRS1 0 0 1 1 0 XRS0 0 1 0 1 0 XRAM size 256 bytes 512 bytes 768 bytes(default) 1024 bytes 1792 bytes 5 M0 4 XRS2 3 XRS1 2 XRS0 1 EXTRAM 0 AO
EXTRAM bit Cleared to access internal XRAM using MOVX @ Ri/ @ DPTR. 1 EXTRAM Set to access external memory. Programmed by hardware after Power-up regarding Hardware Security Byte (HSB), default setting, XRAM selected. ALE Output bit Cleared, ALE is emitted at a constant rate of 1/6 the oscillator frequency (or 1/3 if X2 mode is used) (default). Set, ALE is active only during a MOVX or MOVC instruction is used.
AO
85
4235A805104/03
This feature is available only for the AT89C51ED2 device. The 2K bytes on-chip EEPROM memory block is located at addresses 0000h to 07FFh of the XRAM/ERAM memory space and is selected by setting control bits in the EECON register. A read or write access to the EEPROM memory is done with a MOVX instruction.
Write Data
Data is written by byte to the EEPROM memory block as for an external RAM memory. The following procedure is used to write to the EEPROM memory: Check EEBUSY flag If the user application interrupts routines use XRAM memory space: Save and disable interrupts. Load DPTR with the address to write Store A register with the data to be written Set bit EEE of EECON register Execute a MOVX @DPTR, A Clear bit EEE of EECON register Restore interrupts. EEBUSY flag in EECON is then set by hardware to indicate that programming is in progress and that the EEPROM segment is not available for reading or writing. The end of programming is indicated by a hardware clear of the EEBUSY flag.
Figure 34 represents the optimal write sequence to the on-chip EEPROM data memory.
86
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 34. Recommended EEPROM Data Write Sequence
EEPROM Data Write Sequence
EEBusy Cleared?
Restore IT
87
4235A805104/03
Read Data
The following procedure is used to read the data stored in the EEPROM memory: Check EEBUSY flag If the user application interrupts routines use XRAM memory space: Save and disable interrupts. Load DPTR with the address to read Set bit EEE of EECON register Execute a MOVX A, @DPTR Clear bit EEE of EECON register Restore interrupts.
EEBusy Cleared?
Restore IT
88
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Registers
Table 65. EECON Register EECON (S:0D2h) EEPROM Control Register
7 6 Bit Mnemonic 5 4 3 2 1 EEE 0 EEBUSY
Description Reserved The value read from this bit is indeterminate. Do not set this bit. Enable EEPROM Space bit Set to map the EEPROM space during MOVX instructions (Write or Read to the EEPROM . Clear to map the XRAM space during MOVX. Programming Busy flag Set by hardware when programming is in progress. Cleared by hardware when programming is done. Can not be set or cleared by software.
EEE
EEBUSY
89
4235A805104/03
Flash/EEPROM Memory
The Flash memory increases EEPROM and ROM functionality with in-circuit electrical erasure and programming. It contains 64K bytes of program memory organized respectively in 512 pages of 128 bytes. This memory is both parallel and serial In-System Programmable (ISP). ISP allows devices to alter their own program memory in the actual end product under software control. A default serial loader (bootloader) program allows ISP of the Flash. The programming does not require external dedicated programming voltage. The necessary high programming voltage is generated on-chip using the standard VCC pins of the microcontroller.
Features
Flash EEPROM Internal Program Memory Boot vector allows user provided Flash loader code to reside anywhere in the Flash memory space. This configuration provides flexibility to the user. Default loader in Boot ROM allows programming via the serial port without the need of a user provided loader. Up to 64K bytes external program memory if the internal program memory is disabled (EA = 0). Programming and erasing voltage with standard power supply Read/Programming/Erase: Byte-wise read without wait state Byte or page erase and programming (10 ms)
Typical programming time (64K bytes) is 22s with on chip serial bootloader Parallel programming with 87C51 compatible hardware interface to programmer Programmable security for the code in the Flash 100K write cycles 10 years data retention
The 64-K byte Flash is programmed by bytes or by pages of 128 bytes. It is not necessary to erase a byte or a page before programming. The programming of a byte or a page includes a self erase before programming. There are three methods of programming the Flash memory: 1. The on-chip ISP bootloader may be invoked which will use low level routines to program the pages. The interface used for serial downloading of Flash is the UART. 2. The Flash may be programmed or erased in the end-user application by calling low-level routines through a common entry point in the Boot ROM. 3. The Flash may be programmed using the parallel method by using a conventional EPROM programmer. The parallel programming method used by these devices is similar to that used by EPROM 87C51 but it is not identical and the commercially available programmers need to have support for the AT89C51RD2/ED2. The bootloader and the Application Programming Interface (API) routines are located in the BOOT ROM.
90
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Flash Registers and Memory Map
The AT89C51RD2/ED2 Flash memory uses several registers for its management: Hardware registers can only be accessed through the parallel programming modes which are handled by the parallel programmer. Software registers are in a special page of the Flash memory which can be accessed through the API or with the parallel programming modes. This page, called "Extra Flash Memory", is not in the internal Flash program memory addressing space.
Hardware Register
The only hardware register of the AT89C51RD2/ED2 is called Hardware Security Byte (HSB). Table 66. Hardware Security Byte (HSB)
7 X2 Bit Number 6 BLJB Bit Mnemonic 5 OSC 4 3 XRAM 2 LB2 1 LB1 0 LB0
Description X2 Mode Programmed to force X2 mode (6 clocks per instruction) Unprogrammed to force X1 mode, Standard Mode (Default). Boot Loader Jump Bit
X2
BLJB
Unprogrammed, this bit to start the users application on next reset at address 0000h. Programmed this bit to start the boot loader at address F800h (Default). Oscillator Bit
OSC
Programmed to allow oscillator B at startup Unprogrammed this bit to allow oscillator A at startup ( Default).
XRAM
2-0
LB2-0
User Memory Lock Bits (only programmable by programmer tools) See Table 67
Boot Loader Jump Bit (BLJB) One bit of the HSB, the BLJB bit, is used to force the boot address: When this bit is set the boot address is 0000h. When this bit is reset the boot address is F800h. By default, this bit is cleared and the ISP is enabled.
The three lock bits provide different levels of protection for the on-chip code and data when programmed as shown in Table 67.
91
4235A805104/03
LB0 U
LB1 U
LB2 U
Protection Description No program lock features enabled. MOVC instruction executed from external program memory is disabled from fetching code bytes from internal memory, EA is sampled and latched on reset, and further parallel programming of the on chip code memory is disabled. ISP and software programming with API are still allowed.
3 4
X X
P X
U P
Same as 2, also verify code memory through parallel programming interface is disabled. Same as 3, also external execution is disabled (Default).
Note:
U: Unprogrammed or "one" level. P: Programmed or "zero" level. X: Do not care WARNING: Security level 2 and 3 should only be programmed after Flash and code verification.
These security bits protect the code access through the parallel programming interface. They are set by default to level 4. The code access through the ISP is still possible and is controlled by the "software security bits" which are stored in the extra Flash memory accessed by the ISP firmware. To load a new application with the parallel programmer, a chip erase must first be done. This will set the HSB in its inactive state and will erase the Flash memory. The part reference can always be read using Flash parallel programming modes. Default Values The default value of the HSB provides parts ready to be programmed with ISP: BLJB: Programmed force ISP operation. X2: Unprogrammed to force X1 mode (Standard Mode). XRAM: Unprogrammed to valid XRAM LB2-0: Security level four to protect the code from a parallel access with maximum security.
Software Registers
Several registers are used in factory and by parallel programmers. These values are used by Atmel ISP. These registers are in the "Extra Flash Memory" part of the Flash memory. This block is also called "XAF" or eXtra Array Flash. They are accessed in the following ways: Commands issued by the parallel memory programmer. Commands issued by the ISP software. Calls of API issued by the application software.
92
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 68. Default Values
Mnemonic SBV HSB BSB SSB Definition Software Boot Vector Copy of the Hardware Security Byte Boot Status Byte Software Security Byte Copy of the Manufacturer Code Copy of the Device ID #1: Family Code Copy of the Device ID #2: Memories Size and Type Copy of the Device ID #3: Name and Revision Default value FCh 101x 1011b 0FFh FFh 58h D7h ECh Atmel C51 X2, Electrically Erasable AT89C51RD2/ED2 64KB AT89C51RD2/ED2 64KB, Revision 0 Description
EFh
After programming the part by ISP, the BSB must be cleared (00h) in order to allow the application to boot at 0000h. The content of the Software Security Byte (SSB) is described in Table 69 and Table 70. To assure code protection from a parallel access, the HSB must also be at the required level. Table 69. Software Security Byte
7 Bit Number 7 6 Bit Mnemonic Description Reserved Do not clear this bit. Reserved Do not clear this bit. Reserved Do not clear this bit. Reserved Do not clear this bit. Reserved Do not clear this bit. Reserved Do not clear this bit. User Memory Lock Bits See Table 70 5 4 3 2 1 LB1 0 LB0
1-0
LB1-0
The two lock bits provide different levels of protection for the on-chip code and data, when programmed as shown in Table 70.
93
4235A805104/03
Note:
U: Unprogrammed or "one" level. P: Programmed or "zero" level. X: Do not care WARNING: Security level 2 and 3 should only be programmed after Flash and code verification.
AT89C51RD2/ED2 parts are delivered in standard with the ISP ROM bootloader. After ISP or parallel programming, the possible contents of the Flash memory are summarized in Figure 36:
Virgin
Application
Application
Virgin or Application
Virgin or Application
Dedicated ISP After Parallel Programming After Parallel Programming After Parallel Programming
Memory Organization
When the EA pin is high, the processor fetches instructions from internal program Flash. If the EA pin is tied low, all program memory fetches are from external memory.
94
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Bootloader Architecture
Introduction The bootloader manages communication according to a specifically defined protocol to provide the whole access and service on Flash memory. Furthermore, all accesses and routines can be called from the user application.
Bootloader
Flash Memory
Acronyms
ISP: In-System Programming SBV: Software Boot Vector BSB: Boot Status Byte SSB: Software Security Bit HW: Hardware Byte
95
4235A805104/03
Functional Description
User Application
Flash Memory
On the above diagram, the on-chip bootloader processes are: ISP Communication Management The purpose of this process is to manage the communication and its protocol between the on-chip bootloader and a external device. The on-chip ROM implements a serial protocol (see section Bootloader Protocol). This process translate serial communication frame (UART) into Flash memory acess (read, write, erase, etc). User Call Management Several Application Program Interface (API) calls are available for use by an application program to permit selective erasing and programming of Flash pages. All calls are made through a common interface (API calls), included in the ROM bootloader. The programming functions are selected by setting up the microcontrollers registers before making a call to a common entry point (0xFFF0). Results are returned in the registers. The purpose on this process is to translate the registers values into internal Flash Memory Management. Flash Memory Management This process manages low level access to Flash memory (performs read and write access).
96
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Bootloader Functionality The bootloader can be activated by two means: Hardware conditions or regular boot process. The Hardware conditions (EA = 1, PSEN = 0) during the Reset# falling edge force the on-chip bootloader execution. This allows an application to be built that will normally execute the end users code but can be manually forced into default ISP operation. As PSEN is a an output port in normal operating mode after reset, user application should take care to release PSEN after falling edge of reset signal. The hardware conditions are sampled at reset signal falling edge, thus they can be released at any time when reset input is low. The on-chip bootloader boot process is shown Figure 39. Table 71. Bootloader Process Description
Purpose Hardware Conditions The Hardware Conditions force the bootloader execution whatever BLJB, BSB and SBV values. The Boot Loader Jump Bit forces the application execution. BLJB = 0 => Bootloader execution BLJB = 1 => Application execution BLJB The BLJB is a fuse bit in the Hardware Byte. It can be modified by hardware (programmer) or by software (API). Note: The BLJB test is performed by hardware to prevent any program execution. The Software Boot Vector contains the high address of customer bootloader stored in the application. SBV = FCh (default value) if no customer bootloader in user Flash. Note: The customer bootloader is called by JMP [SBV]00h instruction.
SBV
97
4235A805104/03
If BLJB = 0 then ENBOOT Bit (AUXR1) is Set else ENBOOT Bit (AUXR1) is Cleared
Yes (PSEN = 0, EA = 1, and ALE =1 or Not Connected)
Hardware
Hardware Condition?
FCON = 00h
FCON = F0h
BLJB = 1
ENBOOT = 0
BLJB!= 0 ?
BLJB = 0 ENBOOT = 1
F800h
Software
FCON = 00h ?
BSB = 00h ?
PC= [SBV]00h
98
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
ISP Protocol Description
Physical Layer The UART used to transmit information has the following configuration: Character: 8-bit data Parity: none Stop: 1 bit Flow control: none Baudrate: autobaud is performed by the bootloader to compute the baudrate choosen by the host.
Frame Description
The Serial Protocol is based on the Intel Hex-type records. Intel Hex records consist of ASCII characters used to represent hexadecimal values and are summarized below. Figure 40. Intel Hex Type Frame
Record Mark : 1-byte Reclen 1-byte Load Offset 2-bytes Record Type 1-byte Data or Info n-bytes Checksum
1-byte
Record Mark is the start of frame. This field must contain :. Reclen specifies the number of bytes of information or data which follows the Record Type field of the record. Load Offset: Load Offset specifies the 16-bit starting load offset of the data bytes, therefore this field is used only for Data Program Record (see Section ISP Commands Summary). Record Type: Record Type specifies the command type. This field is used to interpret the remaining information within the frame. The encoding for all the current record types is described in Section ISP Commands Summary. Data/Info: Data/Info is a variable length field. It consists of zero or more bytes encoded as pairs of hexadecimal digits. The meaning of data depends on the Record Type. Checksum: The twos complement of the 8-bit bytes that result from converting each pair of ASCII hexadecimal digits to one byte of binary, and including the Reclen field to and including the last byte of the Data/Info field. Therefore, the sum of all the ASCII pairs in a record after converting to binary, from the Reclen field to and including the Checksum field, is zero.
99
4235A805104/03
Functional Description
Software Security Bits (SSB) The SSB protects any Flash access from ISP command. The command "Program Software Security Bit" can only write a higher priority level. There are three levels of security: level 0: NO_SECURITY (FFh) This is the default level. From level 0, one can write level 1 or level 2. level 1: WRITE_SECURITY (FEh )
For this level it is impossible to write in the Flash memory, BSB and SBV. The Bootloader returns P on write access. From level 1, one can write only level 2. level 2: RD_WR_SECURITY (FCh
The level 2 forbids all read and write accesses to/from the Flash/EEPROM memory. The Bootloader returns L on read or write access. Only a full chip erase in parallel mode (using a programmer) or ISP command can reset the software security bits. From level 2, one cannot read and write anything. Table 72. Software Security Byte Behavior
Level 0 Flash/EEPROM Fuse Bit BSB & SBV SSB Manufacturer Info Bootloader Info Erase Block Full Chip Erase Blank Check Any access allowed Any access allowed Any access allowed Any access allowed Read-only access allowed Read-only access allowed Allowed Allowed Allowed Level 1 Read-only access allowed Read-only access allowed Read-only access allowed Write level 2 allowed Read-only access allowed Read-onlyaccess allowed Not allowed Allowed Allowed Level 2 Any access not allowed Any access not allowed Any access not allowed Read-only access allowed Read-only access allowed Read-only access allowed Not allowed Allowed Allowed
100
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Full Chip Erase The ISP command "Full Chip Erase" erases all user Flash memory (fills with FFh) and sets some bytes used by the bootloader at their default values: BSB = FFh SBV = FCh SSB = FFh
The Full Chip Erase does not affect the bootloader. Checksum Error When a checksum error is detected, send X followed with CR&LF.
Flow Description
Overview An initialization step must be performed after each Reset. After microcontroller reset, the bootloader waits for an autobaud sequence (see section Autobaud Performances). When the communication is initialized, the protocol depends on the record type requested by the host. FLIP, a software utility to implement ISP programming with a PC, is available from the Atmel web site. Communication Initialization The host initializes the communication by sending a U character to help the bootloader to compute the baudrate (autobaud). Figure 41. Initialization Host Init Communication "U" Bootloader
"U"
101
4235A805104/03
Autobaud Performances
The ISP feature allows a wide range of baud rates in the user application. It is also adaptable to a wide range of oscillator frequencies. This is accomplished by measuring the bit-time of a single bit in a received character. This information is then used to program the baud rate in terms of timer counts based on the oscillator frequency. The ISP featur e requir es that an initial char acter ( an uppercase U) be sent to the AT89C51RD2/ED2 to establish the baud rate. Table show the autobaud capability.
Frequency (MHz) Baudrate (kHz) 2400 4800 9600 19200 38400 57600 115200
8 OK OK OK OK -
10 OK OK OK OK -
11.0592 OK OK OK OK OK OK OK
12 OK OK OK OK OK -
14.746 OK OK OK OK OK OK OK
16 OK OK OK OK OK OK -
20 OK OK OK OK OK OK -
24 OK OK OK OK OK OK -
26.6 OK OK OK OK OK OK -
All commands are sent using the same flow. Each frame sent by the host is echoed by the bootloader.
102
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 42. Command Flow Host
Sends First Character of the Frame
Gets Frame, and Sends Back Echo for Each Received Byte
103
4235A805104/03
This flow is common to the following frames: Flash/EEPROM Programming Data Frame EOF or Atmel Frame (only Programming Atmel Frame) Config Byte Programming Data Frame Baud Rate Frame
Checksum Error
X & CR & LF
NO_SECURITY
P & CR & LF
Wait Programming
. & CR & LF
Send COMMAND_OK
104
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Blank Check Command Description Figure 44. Blank Check Flow Host
Send Blank Check Command
Checksum Error
X & CR & LF
Send Checksum Error
Flash Blank
OR
. & CR & LF
Send COMMAND_OK
Example
Blank Check ok
HOST BOOTLOADER : 05 0000 04 0000 7FFF 01 78 : 05 0000 04 0000 7FFF 01 78 . CR LF
105
4235A805104/03
Checksum error
X & CR & LF
RD_WR_SECURITY
L & CR & LF
Read Data
Complet Frame
COMMAND FINISHED
COMMAND FINISHED
Note:
The maximum size of block is 400h. To read more than 400h bytes, the Host must send a new command.
106
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Read Function Description This flow is similar for the following frames: Figure 46. Read Flow Host
Send Read Command
Reading Frame EOF Frame/ Atmel Frame (only reading Atmel Frame)
Checksum error
X & CR & LF
RD_WR_SECURITY
L & CR & LF
Read Value
107
4235A805104/03
0Ah
04h 08h
Program BLJB fuse (value to write in data[2]) Program X2 fuse (value to write in data[2]) Display Code Blank Check Display EEPROM data
Data[0:1] = start address Data [2:3] = end address 04h Display Function Data[4] = 00h :Display Code Data[4] = 01h : Blank check Data[4] = 01h : Display EEPROM 00h 01h 00h 02h 03h 00h 01h 05h Read Function 07h 02h 06h 0Bh 0Eh 01h 0Fh 06h Program EEPROM data 00h 00h 00h
Manufacturer Id Device Id #1 Device Id #2 Device Id #3 Read SSB Read BSB Read SBV Read Extra Byte Read Hardware Byte Read Device Boot ID1 Read Device Boot ID2 Read Bootloader Version Program Nb Code Byte. Bootloader will accept up to 128 (80h) data bytes.
108
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
API Call Description
The IAP allows to reprogram a microcontroller on-chip Flash memory without removing it from the system and while the embedded application is running. The user application can call some Application Programming Interface (API) routines allowing IAP. These API are executed by the bootloader. To call the corresponding API, the user must use a set of Flash_api routines which can be linked with the application. Example of Flash_api routines are available on the Atmel web site on the software application note:
04h
ACC = FCh
109
4235A805104/03
Set SSB level 1 Program boot status byte Program software boot vector Read Software Security Byte Read Hardware Byte Read Boot Status Byte Read Software Boot Vector Program up to 128 bytes in user Flash. ACC = 0: DONE Remark: number of bytes to program is limited such as the Flash write remains in a single 128 bytes page. Hence, when ACC is 128, valid values of DPL are 00h, or, 80h. Program X2 fuse bit with ACC
09h
PROGRAM X2 FUSE PROGRAM BLJB FUSE READ BOOT ID1 READ BOOT ID2 READ BOOT VERSION
0Ah
XXh
none
Program BLJB fuse bit with ACC Read boot ID1 Read boot ID2 Read bootloader version
110
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Electrical Characteristics Absolute Maximum Ratings
Note: I = industrial ........................................................-40C to 85C Storage Temperature .................................... -65C to + 150C Voltage on VCC to VSS (standard voltage) .........-0.5V to + 6.5V Voltage on VCC to VSS (low voltage)..................-0.5V to + 4.5V Voltage on Any Pin to VSS ..........................-0.5V to VCC + 0.5V Power Dissipation ........................................................... 1 W(2) Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Power dissipation is based on the maximum allowable die temperature and the thermal resistance of the package.
111
4235A805104/03
VCC = 2.7V to 5.5V 0.9 VCC RRST IIL ILI ITL CIO IPD ICCOP ICCIDLE RST Pull-down Resistor Logical 0 Input Current ports 1, 2, 3, 4 and 5 Input Leakage Current Logical 1 to 0 Transition Current, ports 1, 2, 3, 4 Capacitance of I/O Buffer Power-down Current Power Supply Current on normal mode Power Supply Current on idle mode 100 50 200(5) 250 -50 10 -650 10 150 0.4 x Frequency (MHz) + 5 0.3 x Frequency (MHz) + 5 V k A A A pF A mA mA VIN = 0.45V 0.45V < VIN < VCC VIN = 2.0V FC = 3 MHz TA = 25C 4.5V < VCC < 5.5V(3) VCC = 5.5V(1) VCC = 5.5V(2) IOH = -10 A
Notes:
1. Operating ICC is measured with all output pins disconnected; XTAL1 driven with TCLCH, TCHCL = 5 ns (see Figure 50), VIL = VSS + 0.5V, VIH = VCC - 0.5V; XTAL2 N.C.; EA = RST = Port 0 = VCC. ICC would be slightly higher if a crystal oscillator used (see Figure 47). 2. Idle ICC is measured with all output pins disconnected; XTAL1 driven with TCLCH, TCHCL = 5 ns, VIL = VSS + 0.5V, VIH = VCC 0.5V; XTAL2 N.C; Port 0 = VCC; EA = RST = VSS (see Figure 48). 3. Power-down ICC is measured with all output pins disconnected; EA = VSS, PORT 0 = VCC; XTAL2 NC.; RST = VSS (see Figure 49). 4. Capacitance loading on Ports 0 and 2 may cause spurious noise pulses to be superimposed on the VOLS of ALE and Ports 1 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins make 1 to 0 transitions during bus operation. In the worst cases (capacitive loading 100 pF), the noise pulse on the ALE line may exceed 0.45V with maxi VOL peak 0.6V. A Schmitt Trigger use is not necessary. 5. Typical values are based on a limited number of samples and are not guaranteed. The values listed are at room temperature and 5V. 6. Under steady state (non-transient) conditions, IOL must be externally limited as follows: Maximum IOL per port pin: 10 mA Maximum IOL per 8-bit port: Port 0: 26 mA Ports 1, 2 and 3: 15 mA Maximum total IOL for all output pins: 71 mA If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.
112
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 47. ICC Test Condition, Active Mode
VCC ICC VCC VCC RST (NC) CLOCK SIGNAL XTAL2 XTAL1 VSS All other pins are disconnected. P0 EA VCC
Figure 50. Clock Signal Waveform for ICC Tests in Active and Idle Modes
VCC-0.5V 0.45V TCLCH TCHCL TCLCH = TCHCL = 5ns. 0.7VCC 0.2VCC-0.1
113
4235A805104/03
AC Parameters
Explanation of the AC Symbols Each timing symbol has 5 characters. The first character is always a T (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for. Example:TAVLL = Time for Address Valid to ALE Low. TLLPL = Time for ALE Low to PSEN Low. (Load Capacitance for port 0, ALE and PSEN = 100 pF; Load Capacitance for all other outputs = 80 pF.) Table 76 Table 79, and Table 82 give the description of each AC symbols. Table 77, Table 78, Table 80 and Table 83 gives the range for each AC parameter. Table 77, Table 78 and Table 84 give the frequency derating formula of the AC parameter for each speed range description. To calculate each AC symbols. take the x value in the correponding column (-M or -L) and use this value in the formula. Example: TLLIU for -M and 20 MHz, Standard clock. x = 35 ns T 50 ns TCCIV = 4T - x = 165 ns External Program Memory Characteristics Table 76. Symbol Description
Symbol T TLHLL TAVLL TLLAX TLLIV TLLPL TPLPH TPLIV TPXIX TPXIZ TAVIV TPLAZ Parameter Oscillator clock period ALE pulse width Address Valid to ALE Address Hold After ALE ALE to Valid Instruction In ALE to PSEN PSEN Pulse Width PSEN to Valid Instruction In Input Instruction Hold After PSEN Input Instruction Float After PSEN Address to Valid Instruction In PSEN Low to Address Float
114
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 77. AC Parameters for a Fix Clock
Symbol Min T TLHLL TAVLL TLLAX TLLIV TLLPL TPLPH TPLIV TPXIX TPXIZ TAVIV TPLAZ 0 10 80 10 5 50 30 0 10 80 10 25 35 5 5 n 65 5 50 30 -M Max Min 25 35 5 5 65 -L Max ns ns ns ns ns ns ns ns ns ns ns ns Units
115
4235A805104/03
116
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 80. AC Parameters for a Fix Clock
-M Symbol TRLRH TWLWH TRLDV TRHDX TRHDZ TLLDV TAVDV TLLWL TAVWL TQVWX TQVWH TWHQX TRLAZ TWHLH 45 70 5 155 10 0 5 45 0 25 155 160 105 45 70 5 155 10 0 5 45 Min 125 125 95 0 25 155 160 105 Max Min 125 125 95 -L Max Units ns ns ns ns ns ns ns ns ns ns ns ns ns ns
117
4235A805104/03
PSEN
TLLWL
TWLWH
WR TLLAX PORT 0 A0-A7 TAVWL PORT 2 ADDRESS OR SFR-P2 ADDRESS A8-A15 OR SFR P2 TQVWX TQVWH DATA OUT TWHQX
PSEN
TLLWL
TRLRH
RD TAVDV TLLAX PORT 0 A0-A7 TAVWL PORT 2 ADDRESS OR SFR-P2 TRLAZ ADDRESS A8-A15 OR SFR P2 TRHDX DATA IN
TRHDZ
118
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Table 83. AC Parameters for a Fix Clock
-M Symbol TXLXL TQVHX TXHQX TXHDX TXHDV Min 300 200 30 0 117 Max Min 300 200 30 0 117 -L Max Units ns ns ns ns ns
TXHQX 1 2 TXHDX
VALID VALID VALID VALID VALID
7 SET TI
VALID
SET RI
VCC-0.5V 0.45V
119
4235A805104/03
AC inputs during testing are driven at VCC - 0.5 for a logic 1 and 0.45V for a logic 0. Timing measurement are made at VIH min for a logic 1 and VIL max for a logic 0. Float Waveforms
FLOAT VOH - 0.1V VOL + 0.1V VLOAD VLOAD + 0.1V VLOAD - 0.1V
For timing purposes as port pin is no longer floating when a 100 mV change from load voltage occurs and begins to float when a 100 mV change from the loaded VOH/VOL level occurs. IOL/IOH 20 mA. Clock Waveforms Valid in normal clock mode. In X2 mode XTAL2 must be changed to XTAL2/2.
120
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Figure 51. Internal Clock Signals INTERNAL
CLOCK XTAL2 ALE EXTERNAL PROGRAM MEMORY FETCH PSEN P0 DATA SAMPLED FLOAT P2 (EXT) READ CYCLE RD PCL OUT (IF PROGRAM MEMORY IS EXTERNAL) PCL OUT DATA SAMPLED FLOAT INDICATES ADDRESS TRANSITIONS PCL OUT DATA SAMPLED FLOAT PCL OUT THESE SIGNALS ARE NOT ACTIVATED DURING THE EXECUTION OF A MOVX INSTRUCTION STATE4 P1 P2 STATE5 P1 P2 STATE6 P1 P2 STATE1 P1 P2 STATE2 P1 P2 STATE3 P1 P2 STATE4 P1 P2 STATE5 P1 P2
P0
DPL OR Rt OUT
P2 WRITE CYCLE
WR P0
DPL OR Rt OUT DATA OUT P2
PORT OPERATION MOV PORT SRC MOV DEST P0 MOV DEST PORT (P1. P2. P3) (INCLUDES INTO. INT1. TO T1) SERIAL PORT SHIFT CLOCK TXD (MODE 0) P1, P2, P3 PINS SAMPLED P1, P2, P3 PINS SAMPLED OLD DATA NEW DATA P0 PINS SAMPLED P0 PINS SAMPLED
RXD SAMPLED
RXD SAMPLED
This diagram indicates when signals are clocked internally. The time it takes the signals to propagate to the pins, however, ranges from 25 to 125 ns. This propagation delay is dependent on variables such as temperature and pin loading. Propagation also varies from output to output and component. Typically though (TA = 25C fully loaded) RD and WR propagation delays are approximately 50 ns. The other signals are typically 85 ns. Propagation delays are incorporated in the AC specifications.
121
4235A805104/03
Ordering Information
Possible Order Entries
Part Number AT89C51RD2-SLSIM AT89C51RD2-RLTIM No AT89C51RD2-SMSIM(1) AT89C51RD2-RDTIM AT89C51ED2-SLSIM AT89C51ED2-RLTIM Yes AT89C51ED2-SMSIM(1) AT89C51ED2-RDTIM AT89C51RD2-SLUIM AT89C51RD2-RLVIM No AT89C51RD2-SMUIM(1) AT89C51RD2-RDVIM AT89C51ED2-SLUIM AT89C51ED2-RLVIM Straddle AT89C51ED2-SMUIM(1) AT89C51ED2-RDVIM
(1) (1) (1) (1)
Data EEPROM
Supply Voltage
Temperature Range
Packing Stick Tray Stick Tray Stick Tray Stick Tray Stick + Dry Pack Tray + Dry Pack Stick + Dry Pack Tray + Dry Pack Stick + Dry Pack Tray+ Dry Pack Stick+ Dry Pack Tray+ Dry Pack
2.7V - 5.5V
2.7V - 5.5V
Note:
1. For PLCC68 and VQFP64 packages, please contact Atmel sales office for availability.
122
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Packaging Information
PLCC44
123
4235A805104/03
VQFP44
124
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
VQFP64
125
4235A805104/03
PLCC68
126
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
VQFP64
127
4235A805104/03
AT89C51RD2/ED2
Table of Contents
Features................................................................................................. 1 Description ............................................................................................ 1 Block Diagram....................................................................................... 3 SFR Mapping......................................................................................... 4 Pin Configurations................................................................................ 9 Port Types ........................................................................................... 14 Oscillator ............................................................................................. 15
Registers............................................................................................................. 15 Functional Block Diagram................................................................................... 16
Enhanced Features............................................................................. 17
X2 Feature .......................................................................................................... 17
Dual Data Pointer Register (DPTR) ................................................... 21 Expanded RAM (XRAM) ..................................................................... 24
Registers............................................................................................................. 26
Timer 2 ................................................................................................. 27
Auto-reload Mode ............................................................................................... 27 Programmable Clock-output ............................................................................... 28 Registers............................................................................................................. 30
i
4235A805104/03
Power Monitor..................................................................................... 78
Description.......................................................................................................... 78
ONCE Mode (ON- Chip Emulation).................................................. 83 Power-off Flag..................................................................................... 84 Reduced EMI Mode............................................................................. 85 EEPROM Data Memory....................................................................... 86
Write Data........................................................................................................... 86 Read Data........................................................................................................... 88 Registers............................................................................................................. 89
ii
AT89C51RD2/ED2
4235A805104/03
AT89C51RD2/ED2
Electrical Characteristics................................................................. 111
Absolute Maximum Ratings .............................................................................. 111 DC Parameters for Standard Voltage ............................................................... 111 AC Parameters ................................................................................................. 114
iii
4235A805104/03
Atmel Corporation
2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 487-2600
Atmel Operations
Memory
2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314
RF/Automotive
Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759
Regional Headquarters
Europe
Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500
Microcontrollers
2325 Orchard Parkway San Jose, CA 95131 Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60
Asia
Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369
ASIC/ASSP/Smart Cards
Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743
Japan
9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581
e-mail
literature@atmel.com
Web Site
http://www.atmel.com
Disclaimer: Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Companys standard warranty which is detailed in Atmels Terms and Conditions located on the Companys web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmels products are not authorized for use as critical components in life support devices or systems. Atmel Corporation 2003. All rights reserved. Atmel and combinations thereof are the registered trademarks of Atmel Corporation or its subsidiaries. ONCE is a registered trademark of Intel Corporation. Other terms and products may be trademarks of others.