ESD
ESD
ESD
ESD
Oh, Kwang-Hoon, Ph. D.
okhoon@fairchildsemi.com
Purpose
Outline
1.
2.
3.
4.
5.
Protection Scheme
6.
Measurement of ESD
7.
Issues in ESD
7-1. Advanced Issues
8.
9.
Introduction
z
What is ESD?
ESD is the discharge of static electricity. Static electricity is an excess or deficiency of electrons
on one surface with respect to another surface or to ground. A surface exhibiting an excess of
electrons is negatively charged, and an electron deficient surface is positively charged. Static
electricity is measured in terms of voltage (volts) and charge (coulombs).
When a static charge is present on an object, the molecules are electrically imbalanced.
Electrostatic-Discharge (ESD) takes place. When an ESD-sensitive device, such as a power
MOSFET, becomes part of the discharge path, or is brought within the bounds of an electrostatic
field, it can be permanently damaged.
The transfer of electrostatic charge between bodies or surfaces at different electrostatic
potential. ESD is a subset of EOS.
EOS General
ESD
High voltage (1V-15kV)
Short duration
Very low power
Fast rise time (1-10ns)
EOS Specific
Low voltage (16V)
Longer duration (1-10ms)
Low power
Lightning
Extremely high voltage
Extremely high power
Positive (+)
zero
Negative (-)
Si
1
Negative (-)
Human skin
Rabbit fur
Glass
Mica
Human Hair
Nylon
Wool
Fur
Lead
Silk
Aluminum
Paper
COTTON
Steel
Wood
Amber
Sealing Wax
Nickel, copper Brass, silver
Gold, platinum
Sulfur
Acetate rayon
Polyester
Celluloid
Silicon
Teflon
2 ESD
Association
10-25% RH
65-90% RH
35,000V
1,500V
12,000V
250V
Worker at bench
6,000V
100V
20,000V
1,200V
18,000V
1,500V
*ESD
Association
Electromigration
- Result of metal transport under high current density through metal leads
- Can lead to malfunction of the chip
- Can be overcome with good design rules and understanding of the metal
process
Can degrade with latent effects from ESD
Hot Carriers
- Degradation of transistors during long-term operation (5-10 years)
- Understanding of the phenomena during technology development is important
- Circuit simulations can be used to predict failures
Direct trade-off with ESD in most cases
Oxide
- Wearout mechanism over long time period
- Can be reduced with technology development
- Defect reduction during process
Vulnerable to ESD damage or latent effects
ESD/EOS
38%
Assembly
14%
Unknown
15%
M obile Ion
3%
Good
4%
Constantly changing device technologies make the design of proper protection very
challenging.
3. Electrical Overstress
4. T. Green, EOS/ESD Symp. 1988
5. R. Merrill et al., EOS/ESD Symp. 1993
10
8000
Thin Epi Effect
7000
SCR
6000
STI Effect
NMOS
GCNMOS with
Sub. Trig.
LDD Effect
5000
Re-optimized
SCR
FOD
4000
Silicide
Effect
3000
Silicide + thin
Epi Effect
2000
1000
Abrupt
Junctions
0
1980
Salicides
1990
Year
1995
FOD
SCR
GCNMOS
PTNMOS
NTNMOS
PLTSCR
PTNMOS - PNP
Driven Sub. Trig.
LDD Junctions
1985
GCNMOS - Gate
Coupled Device
2000
NTNMOS - MOS
Driven Sub. Trig.
PLTSCR - Gate
Isolated SCR
ESD protection levels are technology dependent. As technology changes, new protection
devices are necessary to meet the same ESD levels as before:
11
design of ESD protection is NOT transferable
through technology nodes!
12
HBM
MM
CDM
100,150, 200V
Pulse width
~ 150ns
~80ns
~1ns
Rise time
2 ~ 10ns
N/A
< 400ps
Typical Failure
Junction damage
Metal penetration
Metal melt
Contact spiking
Gate oxide damage
13
1.5 k
100 pF
The human body model is an attempt to model the ESD event which occurs when
a charged person touches a device.
Finger Resistance
~ 1500 Ohms
~ 100 pF
Charging Potential
several kVolts
HBM testers are generally well controlled but the test board capacitance can
influence the waveform shape
14
200 pF
The machine model is aimed at simulating abrupt discharge events which are caused by
contact with equipment and empty sockets (functional test, burn-in, reliability testing, etc.)
The model was developed in Japan and is widely used there.
The model is very sensitive to parasitics and control of testers to comply with standards is
difficult.
The current levels are much higher and for 200 V stress level the peak current is 3.5 Amps.
15
7A
I
<0.5 ns
t
The charged device model (CDM) simulates the ESD event occurring when an electrostaticallly
charged device is abruptly discharged to a metallic ground.
The simulated event is most likely to occur in automated manufacturing lines which involve
inadequate grounding or shielding for the IC devices.
The rise time can be less than 500 ps with peak currents of 7-10 Amps.
The testers are very difficult to build and the CDM test method is still evolving.
Device damage can be oxide rupture due to IR drops in the metal and poly lines.
Sub-micron transistors can turn on fast enough to offer CDM protection.
16
(500V)
(500V)
14
CDM
11
8
5
2
HBM
-1
MM
-4
0
20
40
60
80
100
120
Time, t (ns)
Courtesy of
Horst Gieser
17
2. Machine Model
No Standard for reliable testing
Waivers given to 100 V in some cases
18
- Current Induced
thin film fuse
junction filamentation
junction spiking
- Voltage Induced
charge injection
oxide rupture
19
20
- Voltage induced:
Charge state of dielectric changes
Trapped charge reversible (unbiased bake or
high energy UV irradiation)
Differ from filamentation (irreversible)
21
Oxide breakdown
Metal/via damage
22
Protection Schemes
The solutions for avoiding or reducing ESD failures
1) identifying and rectifying possible ESD sources
2) identifying and undertaking adequate prevention measures while
handling the ESD sensitive devices
3) incorporating built-in ESD protection networks in devices
4) providing awareness and training to users at all levels.
23
Primary ESD clamp: to protect the driver by limiting the I/O pad voltage below the
failure level of the output driver through bypassing most of the ESD stress current
to the power rail
Secondary ESD clamp: for auxiliary protection and the series resistors, Rs and Rin,
can lower the drain voltage of the output NMOS transistor and gate voltage of the input
receivers
Power ESD clamp network: absorb the ESD energy, protecting the devices in the I/O
circuits from ESD induced damage
24
25
Resistor
- thin film resistor or diffused resistor
Diode
- good power handling capability
- Multiple diode strings used for high Vdd
(But current handling capability degrades
due to the increase in on-resistance)
27
28
NMOS transistor
z
1.
2.
3.
4.
5.
6.
29
IESD
Current[mA/m]
7
6
Tmax= 525 K
5
4
3
2
Tmax= 337 K
Tmax= 300 K
0
0
Voltage [V]
30
BVox
Lateral NPN
Snapback
~ 2-5 Ohms
Lateral PNP
Snapback
~ 10-15 Ohms
2
Forward
Diode
~ 5 Ohms
PN Diode
Reverse
Biased ~ 50-75
Ohms
SCR latch
~1-2 Ohms
10
Any type of ESD clamp must protect the gate oxide with a breakdown of Bvox.
31
V(Volts)
Measurement of ESD
z Transmission Line Pulsing (TLP) Test:
Z0=50
Discharge
DUT
50
10 M
High voltage
- Automatic TLP setup -
td
Oscilloscope
Probe station
relay
Pulse generator
wafer
HP4156
I-probe
IESD
VD
PC
after triggering
It2
Vt1
Vh
VD
IESD
Vt2
Permanent device
failure
Current [mA/ m]
at failure
Vt2, It2
Vh, Ih
Vt1, It1
0
0
Voltage[V]
10
33
z EMMI Analysis
Emission Microscopy (EMMI):Spatial distribution of ESD current under pulsed current stress
Silicided device
FA-1000
EMMI setup
detector
W=20m
-scope
HP 8114A Pulse
Generator
50
Vmax
509
VP
source
CT
gate
TDS
784A
Td=300ns
=30 mA
I =40
=10
=20
drain
substrate
DUT
Digital
Oscilloscope
34
Issues in ESD
zProcess:
Process has a major impact on ESD performance and protection design.
LDD junctions improve CHC but have negative impact on ESD due to increased
power dissipation in the junction.
Silicided diffusions for improved circuit speed have drastic negative effect on ESD
due to reduced resistance and susceptibility to heat damage.
Low resistance substrates improve Latchup but degrade ESD with reduced It2.
Trade-off between ESD, CHC, and Latchup is important during process
development.
35
Drain
N+
Gate
Sidewall
N-
N-
Surface Implants
Pocket Implant
Source
N+
P-Well
P-Substrate/Epi Layer
- It2 can be influenced by several process features that are indicated here
36
37
N+
Source
N+
L
SCG
DCG
J.E
Drain
P-Sub
The heating at the drain junction due to J.E determines the It2 of the NMOS
transistor for ESD performance. For non-slicided devices the drain contact to gate
spacing (DCG) provides the ballast resistance necessary for the finger to uniformly
turn on as parasitic npn.
DCG: 1-2 um to provide ballast resistance in non-silicided technologies and minimum with
silicided diffusions
SCG: Minimum(except for SOI with no silicide): NOT always
L: The channel length should be kept minimum for optimum ESD: NOT always
W: Finger length at 100 um for non-silicided and 30-40 um for silicided technologies
38
*Advanced Issues
z Non-uniform Bipolar Conduction
Severe reduction of ESD performance in advanced salicided technologies: localized current
distribution (Weff W)
Non-uniform current distribution under ESD can be seen by It2 [mA/m] with W: Strong width
dependence of It2
Non-silicided device
Silicided device
9
W=20um
W=80um
Current [mA/m]
Current [mA/m]
6
5
4
3
1/Ron
6
5
4
2
1
0
2
10
It2
1
0
W=20um
W=40um
W=80um
12
Drain Voltage[V]
Drain Voltage[V]
10
12
1.5V NMOS
9
8
7
6
5
4
3
2
1
0
3.3V NMOS
non-silicided
silicided
non-silicided
silicided
It2 [mA/m]
It2 [mA/ m]
ESD robustness (It2*W) cannot be improved by merely increasing a finger width for very
advanced technologies
Wmax
6
5
4
3
Wmax
2
1
0
10
20 30
40
50
60 70
80
Finger Width [ m]
10 20 30 40
50 60
70 80
40
Wide Finger Devices: Turned-on width (Weff) also increases with IESD, but NOT fully turned-on
Turned on width (Weff):Process dependent, NOT finger width dependent
drain
W= 80m
source
I=20mA
I=60mA
I=20mA
partial failure
I=40mA
Non-silicided Device
gate
failure
Silicided Device
41
IESD
S
M1
M2
M1
M2
M1, M2
triggered
10
M1
M2
voltage [V]
Vd_M1
Vd_M2
Id_M1
Id_M2
0.005
Vt1
0.004
0.003
6
0.002
0.001
2
0
1.00E-12
1.00E-11
1.00E-10
time [sec]
42
1.00E-09
0
1.00E-08
current [A/ m]
12
Tmax=750K
Y
Vgs=0V
X
Y
1.2E+08
1.0E+08
2
J[A/cm ]
Vgs=0V (S/E)
Vgs=3V (S/E)
Vgs=0V (D/E)
Vgs=3V (D/E)
8.0E+07
Y
Vgs=3V
6.0E+07
4.0E+07
2.0E+07
0.0E+00
0.0001
0.001
0.01
0.1
log(Y) [ m]
43
Tmax=775K
Vsub >> 0V
Compensate for
adverse Vgs effect
It2
Vgs
Heating
Uniform
IESD
Weff = W
Vgs
improved
uniformity
gcNMOS
ggNMOS
Non-uniform
IESD
Weff = Wmax
Wmax
44
Design Consideration
zFor the substrate trigger
protection, ggNMOS can be
used with Vsub
zFor gcNMOS without Vsub,
the gate should be designed
with R & C to maintain gate
bias below It2 roll-off
zDesign Failures
Bad layouts:
not enough contacts, metal lines too narrow, resistors too narrow, nearby
diffusions too close
Bad design:
wrong protection device for the process, non-optimized protection device, no
clamps at input gates, secondary protection not optimized
Process effects:
a sudden change in the critical process parameters for ESD, scaling down with
of dimensions, protection design on the edge with process, change to a new fab
with different controls
45
z Limitations of Simulators
At present, electrothermal simulators cannot be confidently used for
predictive capability since the thermal boundary conditions are not well
defined and the 2-D effects of the process and 3-D effects of the thermal
conditions are not well represented.
3-D effects of the thermal conditions are not well represented
Simple mixed mode simulators that are user-friendly are not available
46
When an ESD-sensitive device, such as a power MOSFET, becomes part of the discharge path, or is
brought within the bounds of an electrostatic field, it can be permanently damaged.
47
ESD failure threshold depends on the size, shape of gate contact as well as the gate polySi sheet resistance
48
Simulated ESD charge density stored on the gate poly silicon film
Sample A
Sample B
source
gate
gate contact
Zener diodes
The area near the gate contact is sensitive to ESD pulse since ESD charge diffusion
Into inner region is suppressed by the sheet resistance of gate poly silicon
49
ESD failure threshold depends on the size, shape of gate contact as well as the gate polySi sheet resistance
Widening gate contact size and lowering gate sheet resistance increase ESD failure
threshold
50
C
ESD
G
E
51
Process
Process
Process
Process
18
A (950 C)
B (1000 C)
C (1150 C)
D (1100 C)
16
14
12
10
8
6
1E13
1E14
Dose (Boron)
52
1E15
53
8000
2100
HBM[V]
MM[V]
7000
1800
6000
1500
5000
1200
4000
900
3000
600
2000
300
1000
0
1000
2000
3000
4000
5000
6000
7000
8000
9000
Size [um2]
0
1000
2000
3000
4000
5000
6000
Size [um2]
54
7000
8000
9000
1480A
2500
970A
580A 780A
HBM[V]
2000
970A
1500
500A
780A
1000
580A
1480A
500
500A
0
2000
4000
55
um
Gox MM LEVEL
1400
1200
MM[V]
1000
580A
1480A
800
500A
600
780A 970A
780A
400
580A
970A
1480A
200
0
500A
2000
4000
56
um
57
58
59
60