8XC52/54/58/80C32 8xc51fa/fb/fc/80c51fa 8xc51ra+/rb+/rc+/rd+/80c51ra +
8XC52/54/58/80C32 8xc51fa/fb/fc/80c51fa 8xc51ra+/rb+/rc+/rd+/80c51ra +
8XC52/54/58/80C32 8xc51fa/fb/fc/80c51fa 8xc51ra+/rb+/rc+/rd+/80c51ra +
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA +
80C51 8-bit microcontroller family
8K64K/2561K OTP/ROM/ROMless,
low voltage (2.7V5.5V), low power, high speed (33 MHz)
Product specification
Supersedes data of 1998 Jun 04
IC20 Data Handbook
1999 Apr 01
This datasheet has been downloaded from http://www.digchip.com at this page
Philips Semiconductors
Product specification
DESCRIPTION
FEATURES
80C32/8XC52/8XC54/8XC58
80C51FA/8XC51FA/8XC51FB/8XC51FC
80C51RA+/8XC51RA+/8XC51RB+/8XC51RC+/8XC51RD+
For applications requiring 4K ROM/EPROM, see the 8XC51/80C31
8-bit CMOS (low voltage, low power, and high speed)
microcontroller families datasheet.
ROM 2 bits
OTPEPROM 3 bits
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
RAM Size
(X by 8)
Programmable
Timer Counter
(PCA)
Hardware
Watch Dog
Timer
80C31/8XC51
0K/4K
128
No
No
Idle mode
256
No
No
80C51FA/8XC51FA/FB/FC
0K/8K/16K/32K
256
Yes
No
512
Yes
Yes
1024
Yes
Yes
80C51RA+/8XC51RA+/RB+/RC+
0K/8K/16K/32K
8XC51RD+
64K
1999 Apr 01
853-2068 21142
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
BLOCK DIAGRAM
P0.0P0.7
P2.0P2.7
PORT 0
DRIVERS
PORT 2
DRIVERS
VCC
VSS
RAM ADDR
REGISTER
PORT 0
LATCH
RAM
PORT 2
LATCH
ROM/EPROM
8
B
REGISTER
STACK
POINTER
ACC
PROGRAM
ADDRESS
REGISTER
TMP1
TMP2
BUFFER
ALU
SFRs
TIMERS
PSW
PC
INCREMENTER
16
PSEN
ALE/PROG
EAVPP
TIMING
AND
CONTROL
RST
INSTRUCTION
REGISTER
PROGRAM
COUNTER
PD
DPTRS
MULTIPLE
PORT 1
LATCH
PORT 3
LATCH
PORT 1
DRIVERS
PORT 3
DRIVERS
P1.0P1.7
P3.0P3.7
OSCILLATOR
XTAL1
XTAL2
SU00831B
1999 Apr 01
Philips Semiconductors
Product specification
LOGIC SYMBOL
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
VSS
XTAL1
PORT 0
DATA BUS
LCC
17
PORT 1
RST
EA/VPP
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
PORT 2
ADDRESS BUS
SU00830
PIN CONFIGURATIONS
39 P0.0/AD0
ECI/P1.2 3
38 P0.1/AD1
CEX0/P1.3 4
37 P0.2/AD2
CEX1/P1.4 5
36 P0.3/AD3
CEX2/P1.5 6
35 P0.4/AD4
CEX3/P1.6 7
34 P0.5/AD5
CEX4/P1.7 8
33 P0.6/AD6
RST 9
32 P0.7/AD7
TxD/P3.1 11
DUAL
IN-LINE
PACKAGE
INT1/P3.3 13
28 P2.7/A15
T0/P3.4 14
27 P2.6/A14
T1/P3.5 15
26 P2.5/A13
WR/P3.6 16
25 P2.4/A12
RD/P3.7 17
24 P2.3/A11
XTAL2 18
23 P2.2/A10
XTAL1 19
22 P2.1/A9
VSS 20
21 P2.0/A8
Function
P2.7/A15
PSEN
ALE/PROG
NIC*
EA/VPP
P0.7/AD7
P0.6/AD6
P0.5/AD5
P0.4/AD4
P0.3/AD3
P0.2/AD2
P0.1/AD1
P0.0/AD0
VCC
SU00023
34
33
PQFP
11
23
12
30 ALE/PROG
29 PSEN
Pin
31
32
33
34
35
36
37
38
39
40
41
42
43
44
31 EA/VPP
INT0/P3.2 12
Function
P3.4/T0
P3.5/T1
P3.6/WR
P3.7/RD
XTAL2
XTAL1
VSS
NIC*
P2.0/A8
P2.1/A9
P2.2/A10
P2.3/A11
P2.4/A12
P2.5/A13
P2.6/A14
44
Pin
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Function
P1.5/CEX2
P1.6/CEX3
P1.7/CEX4
RST
P3.0/RxD
NIC*
P3.1/TxD
P3.2/INT0
P3.3/INT1
P3.4/T0
P3.5/T1
P3.6/WR
P3.7/RD
XTAL2
XTAL1
* NO INTERNAL CONNECTION
SU00021
1999 Apr 01
Pin
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
40 VCC
T2EX/P1.1 2
Function
NIC*
P1.0/T2
P1.1/T2EX
P1.2/ECI
P1.3/CEX0
P1.4/CEX1
P1.5/CEX2
P1.6/CEX3
P1.7/CEX4
RST
P3.0/RxD
NIC*
P3.1/TxD
P3.2/INT0
P3.3/INT1
28
* NO INTERNAL CONNECTION
29
18
ALE/PROG
PORT 3
SECONDARY FUNCTIONS
PSEN
39
ADDRESS AND
T2
T2EX
RxD/P3.0 10
40
XTAL2
RxD
TxD
INT0
INT1
T0
T1
WR
RD
Pin
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
22
Function
VSS
NIC*
P2.0/A8
P2.1/A9
P2.2/A10
P2.3/A11
P2.4/A12
P2.5/A13
P2.6/A14
P2.7/A15
PSEN
ALE/PROG
NIC*
EA/VPP
P0.7/AD7
Pin
31
32
33
34
35
36
37
38
39
40
41
42
43
44
Function
P0.6/AD6
P0.5/AD5
P0.4/AD4
P0.3/AD3
P0.2/AD2
P0.1/AD1
P0.0/AD0
VCC
NIC*
P1.0/T2
P1.1/T2EX
P1.2/ECI
P1.3/CEX0
P1.4/CEX1
SU00024
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
PIN DESCRIPTIONS
PIN NUMBER
MNEMONIC
DIP
LCC
QFP
TYPE
VSS
20
22
16
Ground: 0V reference.
VCC
40
44
38
Power Supply: This is the power supply voltage for normal, idle, and power-down operation.
3932
4336
3730
I/O
Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to
them float and can be used as high-impedance inputs. Port 0 is also the multiplexed
low-order address and data bus during accesses to external program and data memory. In
this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the
code bytes during program verification and received code bytes during EPROM
programming. External pull-ups are required during program verification.
18
29
4044,
13
I/O
Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s
written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs,
port 1 pins that are externally pulled low will source current because of the internal pull-ups.
(See DC Electrical Characteristics: IIL). Port 1 also receives the low-order address byte
during program memory verification.
1
2
3
4
5
6
7
8
2
3
4
5
6
7
8
9
40
41
42
43
44
1
2
3
I/O
I
I
I/O
I/O
I/O
I/O
I/O
P2.0P2.7
2128
2431
1825
I/O
Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s
written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs,
port 2 pins that are externally being pulled low will source current because of the internal
pull-ups. (See DC Electrical Characteristics: IIL). Port 2 emits the high-order address byte
during fetches from external program memory and during accesses to external data memory
that use 16-bit addresses (MOVX @DPTR). In this application, it uses strong internal
pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses
(MOV @Ri), port 2 emits the contents of the P2 special function register. Some Port 2 pins
receive the high order address bits during EPROM programming and verification.
P3.0P3.7
1017
11,
1319
5,
713
I/O
10
11
12
13
14
15
16
17
11
13
14
15
16
17
18
19
5
7
8
9
10
11
12
13
I
O
I
I
I
I
O
O
Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s
written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs,
port 3 pins that are externally being pulled low will source current because of the pull-ups.
(See DC Electrical Characteristics: IIL). Port 3 also serves the special features of the 80C51
family, as listed below:
RxD (P3.0): Serial input port
TxD (P3.1): Serial output port
INT0 (P3.2): External interrupt
INT1 (P3.3): External interrupt
T0 (P3.4): Timer 0 external input
T1 (P3.5): Timer 1 external input
WR (P3.6): External data memory write strobe
RD (P3.7): External data memory read strobe
RST
10
Reset: A high on this pin for two machine cycles while the oscillator is running, resets the
device. An internal diffused resistor to VSS permits a power-on reset using only an external
capacitor to VCC.
ALE/PROG
30
33
27
Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the
address during an access to external memory. In normal operation, ALE is emitted at a
constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking.
Note that one ALE pulse is skipped during each access to external data memory. This pin is
also the program pulse input (PROG) during EPROM programming. ALE can be disabled by
setting SFR auxiliary.0. With this bit set, ALE will be active only during a MOVX instruction.
P0.00.7
P1.0P1.7
1999 Apr 01
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
DIP
LCC
QFP
TYPE
PSEN
29
32
26
Program Store Enable: The read strobe to external program memory. When executing
code from the external program memory, PSEN is activated twice each machine cycle,
except that two PSEN activations are skipped during each access to external data memory.
PSEN is not activated during fetches from internal program memory.
EA/VPP
31
35
29
XTAL1
19
21
15
Crystal 1: Input to the inverting oscillator amplifier and input to the internal clock generator
circuits.
XTAL2
18
20
14
NOTE:
To avoid latch-up effect at power-on, the voltage on any pin at any time must not be higher than VCC + 0.5V or VSS 0.5V, respectively.
1999 Apr 01
MEMORY SIZE
16K 8
MEMORY SIZE
32K 8
P80C52SBPN
P80C54SBPN
P80C58SBPN
OTP
P87C52SBPN
P87C54SBPN
P87C58SBPN
ROM
P80C52SBAA
P80C54SBAA
P80C58SBAA
OTP
P87C52SBAA
P87C54SBAA
P87C58SBAA
ROM
P80C52SBBB
P80C54SBBB
P80C58SBBB
OTP
P87C52SBBB
P87C54SBBB
P87C58SBBB
ROM
P80C52SFP N
P80C54SFP N
P80C58SFP N
OTP
P87C52SFP N
P87C54SFP N
P87C58SFP N
ROM
P80C52SFA A
P80C54SFA A
P80C58SFA A
OTP
P87C52SFA A
P87C54SFA A
P87C58SFA A
ROM
P80C52SFB B
P80C54SFB B
P80C58SFB B
OTP
P87C52SFB B
P87C54SFB B
P87C58SFB B
ROM
P80C52UBAA
P80C54UBAA
P80C58UBAA
OTP
P87C52UBAA
P87C54UBAA
P87C58UBAA
ROM
P80C52UBPN
P80C54UBPN
P80C58UBPN
OTP
P87C52UBPN
P87C54UBPN
P87C58UBPN
ROM
P80C52UBBB
P80C54UBBB
P80C58UBBB
OTP
P87C52UBBB
P87C54UBBB
P87C58UBBB
ROM
P80C52UFA A
P80C54UFA A
P80C58UFA A
OTP
P87C52UFA A
P87C54UFA A
P87C58UFA A
ROM
P80C52UFPN
P80C54UFPN
P80C58UFPN
OTP
P87C52UFPN
P87C54UFPN
P87C58UFPN
ROM
P80C52UFBB
P80C54UFBB
P80C58UFBB
OTP
P87C52UFBB
P87C54UFBB
P87C58UFBB
VOLTAGE
RANGE
FREQ.
(MHz)
DWG.
#
P80C32SBPN
line Package
0 to +70
+70, Plastic Dual In
In-line
2 7V to 5.5V
5 5V
2.7V
0 to 16
SOT129 1
SOT129-1
P80C32SBAA
0 to +70,
+70 Plastic Leaded Chip Carrier
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT187 2
SOT187-2
P80C32SBBB
2 7V to 5.5V
5 5V
2.7V
0 to 16
SOT307 2
SOT307-2
P80C32SFP N
40
40 to +85
+85, Plastic Dual In
In-line
line Package
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT129 1
SOT129-1
P80C32SFA A
40 to +85,
+85 Plastic Leaded Chip Carrier
40
2 7V to 5.5V
5 5V
2.7V
0 to 16
SOT187 2
SOT187-2
P80C32SFB B
40
40 to +85
+85, Plastic Quad Flat Pack
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT307 2
SOT307-2
P80C32UBAA
5V
0 to 33
SOT187 2
SOT187-2
P80C32UBPN
0 to +70
+70, Plastic Dual In
In-line
line Package
5V
0 to 33
SOT129 1
SOT129-1
P80C32UBBB
5V
0 to 33
SOT307 2
SOT307-2
P80C32UFA A
40
40 to +85,
+85 Plastic Leaded Chip Carrier
5V
0 to 33
SOT187 2
SOT187-2
P80C32UFPN
40 to +85
line Package
40
+85, Plastic Dual In
In-line
5V
0 to 33
SOT129 1
SOT129-1
P80C32UFBB
40
40 to +85
+85, Plastic Quad Flat Pack
5V
0 to 33
SOT307 2
SOT307-2
Note: For Multi Time Programmable devices, See P89C51RX+ Flash datasheet.
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
ROM
TEMPERATURE RANGE C
AND PACKAGE
ROMless
Philips Semiconductors
MEMORY SIZE
8K 8
1999 Apr 01
MEMORY SIZE
32K 8
ROM
P83C51FA4N
P83C51FB4N
P83C51FC4N
OTP
P87C51FA4N
P87C51FB4N
P87C51FC4N
ROM
P83C51FA4A
P83C51FB4A
P83C51FC4A
OTP
P87C51FA4A
P87C51FB4A
P87C51FC4A
ROM
P83C51FA4B
P83C51FB4B
P83C51FC4B
OTP
P87C51FA4B
P87C51FB4B
P87C51FC4B
ROM
P83C51FA5N
P83C51FB5N
P83C51FC5N
OTP
P87C51FA5N
P87C51FB5N
P87C51FC5N
ROM
P83C51FA5A
P83C51FB5A
P83C51FC5A
OTP
P87C51FA5A
P87C51FB5A
P87C51FC5A
ROM
P83C51FA5B
P83C51FB5B
P83C51FC5B
OTP
P87C51FA5B
P87C51FB5B
P87C51FC5B
ROM
P83C51FAIN
P83C51FBIN
P83C51FCIN
OTP
P87C51FAIN
P87C51FBIN
P87C51FCIN
ROM
P83C51FAIA
P83C51FBIA
P83C51FCIA
OTP
P87C51FAIA
P87C51FBIA
P87C51FCIA
ROM
P83C51FAIB
P83C51FBIB
P83C51FCIB
OTP
P87C51FAIB
P87C51FBIB
P87C51FCIB
ROM
P83C51FAJN
P83C51FBJN
P83C51FCJN
OTP
P87C51FAJN
P87C51FBJN
P87C51FCJN
ROM
P83C51FAJA
P83C51FBJA
P83C51FCJA
OTP
P87C51FAJA
P87C51FBJA
P87C51FCJA
ROM
P83C51FAJB
P83C51FBJB
P83C51FCJB
OTP
P87C51FAJB
P87C51FBJB
P87C51FCJB
ROMless
TEMPERATURE RANGE C
AND PACKAGE
VOLTAGE
RANGE
FREQ.
(MHz)
DWG.
#
P80C51FA 4N
P80C51FA4N
2 7V to 5.5V
5 5V
2.7V
0 to 16
SOT129 1
SOT129-1
P80C51FA 4A
P80C51FA4A
0 to +70
+70, 44
44-Pin
Pin Plastic Leaded Chip Carrier
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT187 2
SOT187-2
P80C51FA 4B
P80C51FA4B
2 7V to 5.5V
5 5V
2.7V
0 to 16
SOT307 2
SOT307-2
P80C51FA 5N
P80C51FA5N
40
40 to +85,
+85 40-Pin
40 Pin Plastic Dual In-line
In line Pkg.
Pkg
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT129 1
SOT129-1
P80C51FA 5A
P80C51FA5A
40 to +85
Pin Plastic Leaded Chip Carrier
40
+85, 44
44-Pin
2 7V to 5.5V
5 5V
2.7V
0 to 16
SOT187 2
SOT187-2
P80C51FA 5B
P80C51FA5B
40
40 to +85
+85, 44
44-Pin
Pin Plastic Quad Flat Pack
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT307 2
SOT307-2
P80C51FA IN
P80C51FAIN
5V
0 to 33
SOT129 1
SOT129-1
P80C51FA IA
P80C51FAIA
0 to +70
+70, 44
44-Pin
Pin Plastic Leaded Chip Carrier
5V
0 to 33
SOT187 2
SOT187-2
P80C51FA IB
P80C51FAIB
0 to +70
+70, 44
44-Pin
Pin Plastic Quad Flat Pack
5V
0 to 33
SOT307 2
SOT307-2
P80C51FA JN
P80C51FAJN
40
40 to +85,
+85 40-Pin
40 Pin Plastic Dual In-line
In line Pkg.
Pkg
5V
0 to 33
SOT129 1
SOT129-1
P80C51FA JA
P80C51FAJA
40
40 to +85
+85, 44
44-Pin
Pin Plastic Leaded Chip Carrier
5V
0 to 33
SOT187 2
SOT187-2
P80C51FA JB
P80C51FAJB
40
40 to +85
+85, 44
44-Pin
Pin Plastic Quad Flat Pack
5V
0 to 33
SOT307 2
SOT307-2
Note: For Multi Time Programmable devices, See P89C51RX+ Flash datasheet.
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
MEMORY SIZE
16K 8
Philips Semiconductors
MEMORY SIZE
8K 8
1999 Apr 01
MEMORY SIZE
32K 8
MEMORY SIZE
64K 8
ROM
P83C51RA+4N
P83C51RB+4N
P83C51RC+4N
P83C51RD+4N
OTP
P87C51RA+4N
P87C51RB+4N
P87C51RC+4N
P87C51RD+4N
ROM
P83C51RA+4A
P83C51RB+4A
P83C51RC+4A
P83C51RD+4A
OTP
P87C51RA+4A
P87C51RB+4A
P87C51RC+4A
P87C51RD+4A
ROM
P83C51RA+4B
P83C51RB+4B
P83C51RC+4B
P83C51RD+4B
OTP
P87C51RA+4B
P87C51RB+4B
P87C51RC+4B
P87C51RD+4B
ROM
P83C51RA+5N
P83C51RB+5N
P83C51RC+5N
P83C51RD+5N
OTP
P87C51RA+5N
P87C51RB+5N
P87C51RC+5N
P87C51RD+5N
ROM
P83C51RA+5A
P83C51RB+5A
P83C51RC+5A
P83C51RD+5A
OTP
P87C51RA+5A
P87C51RB+5A
P87C51RC+5A
P87C51RD+5A
ROM
P83C51RA+5B
P83C51RB+5B
P83C51RC+5B
P83C51RD+5B
OTP
P87C51RA+5B
P87C51RB+5B
P87C51RC+5B
P87C51RD+5B
ROM
P83C51RA+IN
P83C51RB+IN
P83C51RC+IN
P83C51RD+IN
OTP
P87C51RA+IN
P87C51RB+IN
P87C51RC+IN
P87C51RD+IN
ROM
P83C51RA+IA
P83C51RB+IA
P83C51RC+IA
P83C51RD+IA
OTP
P87C51RA+IA
P87C51RB+IA
P87C51RC+IA
P87C51RD+IA
ROM
P83C51RA+IB
P83C51RB+IB
P83C51RC+IB
P83C51RD+IB
OTP
P87C51RA+IB
P87C51RB+IB
P87C51RC+IB
P87C51RD+IB
ROM
P83C51RA+JN
P83C51RB+JN
P83C51RC+JN
P83C51RD+JN
OTP
P87C51RA+JN
P87C51RB+JN
P87C51RC+JN
P87C51RD+JN
ROM
P83C51RA+JA
P83C51RB+JA
P83C51RC+JA
P83C51RD+JA
OTP
P87C51RA+JA
P87C51RB+JA
P87C51RC+JA
P87C51RD+JA
ROM
P83C51RA+JB
P83C51RB+JB
P83C51RC+JB
P83C51RD+JB
OTP
P87C51RA+JB
P87C51RB+JB
P87C51RC+JB
P87C51RD+JB
Note: For Multi Time Programmable devices, See P89C51RX+ Flash datasheet.
ROMless
TEMPERATURE RANGE C
AND PACKAGE
VOLTAGE
RANGE
FREQ.
(MHz)
DWG.
#
P80C51RA+4N
0 to +70,,
40-Pin Plastic Dual In-line Pkg.
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT129 1
SOT129-1
P80C51RA+4A
0 to +70,,
44-Pin Plastic Leaded Chip Carrier
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT187 2
SOT187-2
P80C51RA+4B
0 to +70,,
44-Pin Plastic Quad Flat Pack
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT307 2
SOT307-2
P80C51RA+5N
40 to +85,,
40-Pin Plastic Dual In-line Pkg.
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT129 1
SOT129-1
P80C51RA+5A
40 to +85,,
44-Pin Plastic Leaded Chip Carrier
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT187 2
SOT187-2
P80C51RA+5B
40 to +85,,
44-Pin Plastic Quad Flat Pack
2 7V to 5.5V
2.7V
5 5V
0 to 16
SOT307 2
SOT307-2
P80C51RA+IN
0 to +70,,
40-Pin Plastic Dual In-line Pkg.
5V
0 to 33
SOT129 1
SOT129-1
P80C51RA+IA
0 to +70,,
44-Pin Plastic Leaded Chip Carrier
5V
0 to 33
SOT187 2
SOT187-2
P80C51RA+IB
0 to +70,,
44-Pin Plastic Quad Flat Pack
5V
0 to 33
SOT307 2
SOT307-2
P80C51RA+JN
40 to +85,,
40-Pin Plastic Dual In-line Pkg.
5V
0 to 33
SOT129 1
SOT129-1
P80C51RA+JA
40 to +85,,
44-Pin Plastic Leaded Chip Carrier
5V
0 to 33
SOT187 2
SOT187-2
P80C51RA+JB
40 to +85,,
44-Pin Plastic Quad Flat Pack
5V
0 to 33
SOT307-2
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
MEMORY SIZE
16K 8
Philips Semiconductors
MEMORY SIZE
8K 8
1999 Apr 01
Philips Semiconductors
Product specification
Table 1.
SYMBOL
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
DIRECT
ADDRESS
RESET
VALUE
ACC*
Accumulator
E0H
E7
E6
E5
E4
E3
E2
E1
E0
00H
AUXR#
Auxiliary
8EH
AO
xxxxxxx0B
AUXR1#
Auxiliary 1
A2H
LPEP3
GF3
DPS
xxx0xxx0B
B*
DPTR:
DPH
DPL
B register
Data Pointer (2 bytes)
Data Pointer High
Data Pointer Low
F0H
F7
F6
F5
F4
F3
F2
F1
F0
IE*
Interrupt Enable
A8H
IP*
IPH#
P0*
P1*
P2*
Interrupt Priority
Interrupt Priority High
Port 0
Port 1
Port 2
83H
82H
B8H
B7H
80H
90H
A0H
00H
00H
00H
AF
AE
AD
AC
AB
AA
A9
A8
EA
ET2
ES
ET1
EX1
ET0
EX0
BF
BE
BD
BC
BB
BA
B9
B8
PT2
PS
PT1
PX1
PT0
PX0
B7
B6
B5
B4
B3
B2
B1
B0
PT2H
PSH
PT1H
PX1H
PT0H
PX0H
87
86
85
84
83
82
81
80
AD7
AD6
AD5
AD4
AD3
AD2
AD1
AD0
97
96
95
94
93
92
91
90
T2EX
T2
A7
A6
A5
A4
A3
A2
A1
A0
AD15
AD14
AD13
AD12
AD11
AD10
AD9
AD8
B7
B6
B5
B4
B3
B2
B1
B0
0x000000B
xx000000B
xx000000B
FFH
FFH
FFH
P3*
Port 3
B0H
RD
WR
T1
T0
INT1
INT0
TxD
RxD
FFH
PCON#1
Power Control
87H
SMOD1
SMOD0
POF2
GF1
GF0
PD
IDL
00xx0000B
D7
D6
D5
D4
D3
D2
D1
D0
CY
AC
F0
RS1
RS0
OV
PSW*
D0H
RCAP2H#
RCAP2L#
CBH
CAH
00H
00H
SADDR#
SADEN#
Slave Address
Slave Address Mask
A9H
B9H
00H
00H
SBUF
99H
SCON*
Serial Control
98H
SP
Stack Pointer
81H
xxxxxxxxB
9F
9E
9D
9C
9B
9A
99
98
SM0/FE
SM1
SM2
REN
TB8
RB8
TI
RI
8F
8E
8D
8C
8B
8A
89
88
TR1
TF0
TR0
IE1
IT1
IE0
IT0
00H
07H
TCON*
Timer Control
88H
TF1
CF
CE
CD
CC
CB
CA
C9
C8
T2CON*
Timer 2 Control
C8H
TF2
EXF2
RCLK
TCLK
EXEN2
TR2
C/T2
CP/RL2
T2MOD#
TH0
TH1
TH2#
TL0
TL1
TL2#
C9H
8CH
8DH
CDH
8AH
8BH
CCH
T2OE
DCEN
C/T
M1
M0
GATE
C/T
M1
M0
TMOD
Timer Mode
89H
GATE
* SFRs are bit addressable.
# SFRs are modified from or added to the 80C51 SFRs.
Reserved bits.
1. Reset value depends on reset source.
2. Bit will not be affected by Reset.
3. LPEP Low Power OTPEPROM only operation.
1999 Apr 01
000000x0B
10
00H
00H
xxxxxx00B
00H
00H
00H
00H
00H
00H
00H
Philips Semiconductors
Product specification
Table 2.
SYMBOL
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
DIRECT
ADDRESS
LSB
RESET
VALUE
ACC*
Accumulator
E0H
E7
E6
E5
E4
E3
E2
E1
E0
00H
AUXR#
Auxiliary
8EH
EXTRAM
(RX+ only)
AO
xxxxxx00B
AUXR1#
Auxiliary 1
A2H
LPEP3
GF3
DPS
xxx0xxx0B
B*
B register
F0H
F7
F6
F5
F4
F3
F2
F1
F0
CCAP0H#
CCAP1H#
CCAP2H#
CCAP3H#
CCAP4H#
CCAP0L#
CCAP1L#
CCAP2L#
CCAP3L#
CCAP4L#
FAH
FBH
FCH
FDH
FEH
EAH
EBH
ECH
EDH
EEH
CCAPM0#
Module 0 Mode
DAH
ECOM
CAPP
CAPN
MAT
TOG
PWM
ECCF
x0000000B
CCAPM1#
Module 1 Mode
DBH
ECOM
CAPP
CAPN
MAT
TOG
PWM
ECCF
x0000000B
CCAPM2#
Module 2 Mode
DCH
ECOM
CAPP
CAPN
MAT
TOG
PWM
ECCF
x0000000B
CCAPM3#
Module 3 Mode
DDH
ECOM
CAPP
CAPN
MAT
TOG
PWM
ECCF
x0000000B
CCAPM4#
Module 4 Mode
DEH
ECOM
CAPP
CAPN
MAT
TOG
PWM
ECCF
x0000000B
DF
DE
DD
DC
DB
DA
D9
D8
00H
xxxxxxxxB
xxxxxxxxB
xxxxxxxxB
xxxxxxxxB
xxxxxxxxB
xxxxxxxxB
xxxxxxxxB
xxxxxxxxB
xxxxxxxxB
xxxxxxxxB
CCON*#
CH#
CL#
D8H
F9H
E9H
CF
CR
CCF4
CCF3
CCF2
CCF1
CCF0
00x00000B
00H
00H
CMOD#
D9H
CIDL
WDTE
CPS1
CPS0
ECF
00xxx000B
DPTR:
DPH
DPL
83H
82H
IE*
Interrupt Enable
A8H
00H
00H
AF
AE
AD
AC
AB
AA
A9
A8
EA
EC
BF
BE
ET2
ES
ET1
EX1
ET0
EX0
BD
BC
BB
BA
B9
B8
PPC
PT2
PS
PT1
PX1
PT0
PX0
00H
IP*
Interrupt Priority
B8H
B7
B6
B5
B4
B3
B2
B1
B0
IPH#
B7H
PPCH
PT2H
PSH
PT1H
PX1H
PT0H
PX0H
87
86
85
84
83
82
81
80
P0*
Port 0
80H
AD7
AD6
AD5
AD4
AD3
AD2
AD1
AD0
97
96
95
94
93
92
91
90
P1*
Port 1
90H
CEX4
CEX3
CEX2
CEX1
CEX0
ECI
T2EX
T2
A7
A6
A5
A4
A3
A2
A1
A0
P2*
Port 2
A0H
AD15
AD14
AD13
AD12
AD11
AD10
AD9
AD8
B7
B6
B5
B4
B3
B2
B1
B0
RD
WR
T1
T0
INT1
INT0
TxD
RxD
FFH
SMOD0
POF2
GF1
GF0
PD
IDL
00xx0000B
P3*
Port 3
B0H
PCON#1
Power Control
87H
SMOD1
* SFRs are bit addressable.
# SFRs are modified from or added to the 80C51 SFRs.
Reserved bits.
1. Reset value depends on reset source.
2. Bit will not be affected by Reset.
3. LPEP Low Power OTPEPROM only operation.
1999 Apr 01
11
x0000000B
x0000000B
FFH
FFH
FFH
Philips Semiconductors
Product specification
Table 2.
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
DIRECT
ADDRESS
PSW*
D0H
RACAP2H#
RACAP2L#
CBH
CAH
00H
00H
SADDR#
SADEN#
Slave Address
Slave Address Mask
A9H
B9H
00H
00H
SBUF
99H
SYMBOL
D6
D5
D4
D3
D2
D1
D0
CY
AC
F0
RS1
RS0
OV
RESET
VALUE
000000x0B
xxxxxxxxB
9F
9E
9D
9C
9B
9A
99
98
SM0/FE
SM1
SM2
REN
TB8
RB8
TI
RI
SCON*
Serial Control
98H
SP
Stack Pointer
81H
8F
8E
8D
8C
8B
8A
89
88
TCON*
Timer Control
88H
TF1
TR1
TF0
TR0
IE1
IT1
IE0
IT0
CF
CE
CD
CC
CB
CA
C9
C8
T2CON*
Timer 2 Control
C8H
TF2
EXF2
RCLK
TCLK
EXEN2
TR2
C/T2
CP/RL2
T2MOD#
C9H
T2OE
DCEN
TH0
TH1
TH2#
TL0
TL1
TL2#
Timer High 0
Timer High 1
Timer High 2
Timer Low 0
Timer Low 1
Timer Low 2
8CH
8DH
CDH
8AH
8BH
CCH
TMOD
Timer Mode
89H
00H
07H
00H
00H
xxxxxx00B
00H
00H
00H
00H
00H
00H
GATE
C/T
M1
M0
GATE
C/T
M1
M0
00H
WDTRST
HDW Watchdog
0A6H
Timer Reset (RX+ only)
* SFRs are bit addressable.
# SFRs are modified from or added to the 80C51 SFRs.
Reserved bits.
OSCILLATOR CHARACTERISTICS
RESET
A reset is accomplished by holding the RST pin high for at least two
machine cycles (24 oscillator periods), while the oscillator is running.
To insure a good power-on reset, the RST pin must be high long
enough to allow the oscillator time to start up (normally a few
milliseconds) plus two machine cycles. At power-on, the voltage on
VCC and RST must come up at the same time for a proper start-up.
Ports 1, 2, and 3 will asynchronously be driven to their reset
condition when a voltage above VIH1 (min.) is applied to RESET.
1999 Apr 01
12
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
Design Consideration
Idle Mode
In the idle mode (see Table 3), the CPU puts itself to sleep while all
of the on-chip peripherals stay active. The instruction to invoke the
idle mode is the last instruction executed in the normal operating
mode before the idle mode is activated. The CPU contents, the
on-chip RAM, and all of the special function registers remain intact
during this mode. The idle mode can be terminated either by any
enabled interrupt (at which time the process is picked up at the
interrupt service routine and continued), or by a hardware reset
which starts the processor in the same manner as a power-on reset.
ONCE Mode
The ONCE (On-Circuit Emulation) Mode facilitates testing and
debugging of systems without the device having to be removed from
the circuit. The ONCE Mode is invoked by:
Power-Down Mode
To save even more power, a Power Down mode (see Table 3) can
be invoked by software. In this mode, the oscillator is stopped and
the instruction that invoked Power Down is the last instruction
executed. The on-chip RAM and Special Function Registers retain
their values down to 2.0V and care must be taken to return VCC to
the minimum specified operating voltages before the Power Down
Mode is terminated.
1. Pull ALE low while the device is in reset and PSEN is high;
2. Hold ALE low as RST is deactivated.
While the device is in ONCE Mode, the Port 0 pins go into a float
state, and the other port pins and ALE and PSEN are weakly pulled
high. The oscillator circuit remains active. While the device is in this
mode, an emulator or test CPU can be used to drive the circuit.
Normal operation is restored when a normal reset is applied.
Programmable Clock-Out
A 50% duty cycle clock can be programmed to come out on P1.0.
This pin, besides being a regular I/O pin, has two alternate
functions. It can be programmed:
LPEP
Oscillator Frequency
4 (65536 RCAP2H, RCAP2L)
ALE
PSEN
PORT 0
PORT 1
PORT 2
PORT 3
Idle
MODE
Internal
Data
Data
Data
Data
Idle
External
Float
Data
Address
Data
Power-down
Internal
Data
Data
Data
Data
Power-down
External
Float
Data
Data
Data
1999 Apr 01
13
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
Figure 3). When reset is applied the DCEN=0 which means Timer 2
will default to counting up. If DCEN bit is set, Timer 2 can count up
or down depending on the value of the T2EX pin.
TIMER 2 OPERATION
Timer 2
Timer 2 is a 16-bit Timer/Counter which can operate as either an
event timer or an event counter, as selected by C/T2* in the special
function register T2CON (see Figure 1). Timer 2 has three operating
modes: Capture, Auto-reload (up or down counting), and Baud Rate
Generator, which are selected by bits in the T2CON as shown in
Table 4.
Capture Mode
In the capture mode there are two options which are selected by bit
EXEN2 in T2CON. If EXEN2=0, then timer 2 is a 16-bit timer or
counter (as selected by C/T2* in T2CON) which, upon overflowing
sets bit TF2, the timer 2 overflow bit. This bit can be used to
generate an interrupt (by enabling the Timer 2 interrupt bit in the
IE register). If EXEN2= 1, Timer 2 operates as described above, but
with the added feature that a 1-to-0 transition at external input T2EX
causes the current value in the Timer 2 registers, TL2 and TH2, to
be captured into registers RCAP2L and RCAP2H, respectively. In
addition, the transition at T2EX causes bit EXF2 in T2CON to be
set, and EXF2 like TF2 can generate an interrupt (which vectors to
the same location as Timer 2 overflow interrupt. The Timer 2
interrupt service routine can interrogate TF2 and EXF2 to determine
which event caused the interrupt). The capture mode is illustrated in
Figure 2. (There is no reload value for TL2 and TH2 in this mode.
Even when a capture event occurs from T2EX, the counter keeps on
counting T2EX pin transitions or osc/12 pulses.)
(MSB)
TF2
(LSB)
EXF2
RCLK
TCLK
EXEN2
TR2
C/T2
CP/RL2
Symbol
Position
TF2
T2CON.7
EXF2
T2CON.6
RCLK
T2CON.5
TCLK
T2CON.4
EXEN2
T2CON.3
TR2
C/T2
T2CON.2
T2CON.1
CP/RL2
T2CON.0
Timer 2 overflow flag set by a Timer 2 overflow and must be cleared by software. TF2 will not be set
when either RCLK or TCLK = 1.
Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and
EXEN2 = 1. When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2
interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down
counter mode (DCEN = 1).
Receive clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its receive clock
in modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.
Transmit clock flag. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock
in modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock.
Timer 2 external enable flag. When set, allows a capture or reload to occur as a result of a negative
transition on T2EX if Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to
ignore events at T2EX.
Start/stop control for Timer 2. A logic 1 starts the timer.
Timer or counter select. (Timer 2)
0 = Internal timer (OSC/12)
1 = External event counter (falling edge triggered).
Capture/Reload flag. When set, captures will occur on negative transitions at T2EX if EXEN2 = 1. When
cleared, auto-reloads will occur either with Timer 2 overflows or negative transitions at T2EX when
EXEN2 = 1. When either RCLK = 1 or TCLK = 1, this bit is ignored and the timer is forced to auto-reload
on Timer 2 overflow.
SU00728
14
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
CP/RL2
TR2
16-bit Auto-reload
16-bit Capture
(off)
OSC
MODE
12
C/T2 = 0
TL2
(8-bits)
TH2
(8-bits)
TF2
C/T2 = 1
T2 Pin
Control
TR2
Capture
Transition
Detector
Timer 2
Interrupt
RCAP2L
RCAP2H
T2EX Pin
EXF2
Control
EXEN2
SU00066
T2MOD
Address = 0C9H
Bit
T2OE
DCEN
Symbol
Function
T2OE
DCEN
Down Count Enable bit. When set, this allows Timer 2 to be configured as an up/down counter.
User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features.
In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is
indeterminate.
SU00729
1999 Apr 01
15
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
12
OSC
C/T2 = 0
TL2
(8-BITS)
TH2
(8-BITS)
C/T2 = 1
T2 PIN
CONTROL
TR2
RELOAD
TRANSITION
DETECTOR
RCAP2L
RCAP2H
TF2
TIMER 2
INTERRUPT
T2EX PIN
EXF2
CONTROL
SU00067
EXEN2
FFH
TOGGLE
EXF2
OSC
12
C/T2 = 0
OVERFLOW
TL2
T2 PIN
TH2
TF2
INTERRUPT
C/T2 = 1
CONTROL
TR2
COUNT
DIRECTION
1 = UP
0 = DOWN
RCAP2L
RCAP2H
1999 Apr 01
16
T2EX PIN
SU00730
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
Timer 1
Overflow
OSC
C/T2 = 0
SMOD
TL2
(8-bits)
TH2
(8-bits)
0
RCLK
C/T2 = 1
T2 Pin
Control
16
1
TR2
Reload
Transition
Detector
RCAP2L
T2EX Pin
EXF2
RCAP2H
RX Clock
0
TCLK
16
TX Clock
Timer 2
Interrupt
Control
EXEN2
Note availability of additional external interrupt.
SU00068
Table 5.
Timer 2
Ba d Rate
Baud
Osc Freq
375K
9.6K
2.8K
2.4K
1.2K
300
110
300
110
12MHz
12MHz
12MHz
12MHz
12MHz
12MHz
12MHz
6MHz
6MHz
RCAP2H
RCAP2L
FF
FF
FF
FF
FE
FB
F2
FD
F9
FF
D9
B2
64
C8
1E
AF
8F
57
Bits TCLK and/or RCLK in T2CON (Table 5) allow the serial port
transmit and receive baud rates to be derived from either Timer 1 or
Timer 2. When TCLK= 0, Timer 1 is used as the serial port transmit
baud rate generator. When TCLK= 1, Timer 2 is used as the serial
port transmit baud rate generator. RCLK has the same effect for the
serial port receive baud rate. With these two bits, the serial port can
have different receive and transmit baud rates one generated by
Timer 1, the other by Timer 2.
Figure 6 shows the Timer 2 in baud rate generation mode. The baud
rate generation mode is like the auto-reload mode,in that a rollover
in TH2 causes the Timer 2 registers to be reloaded with the 16-bit
value in registers RCAP2H and RCAP2L, which are preset by
software.
1999 Apr 01
17
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
When Timer 2 is in the baud rate generator mode, one should not try
to read or write TH2 and TL2. As a baud rate generator, Timer 2 is
incremented every state time (osc/2) or asynchronously from pin T2;
under these conditions, a read or write of TH2 or TL2 may not be
accurate. The RCAP2 registers may be read, but should not be
written to, because a write might overlap a reload and cause write
and/or reload errors. The timer should be turned off (clear TR2)
before accessing the Timer 2 or RCAP2 registers.
Baud Rate +
[32
f OSC
[65536 * (RCAP2H, RCAP2L)]]
Table 5 shows commonly used baud rates and how they can be
obtained from Timer 2.
32
f OSC
Baud Rate
Timer/Counter 2 Set-up
Except for the baud rate generator mode, the values given for
T2CON do not include the setting of the TR2 bit. Therefore, bit TR2
must be set, separately, to turn the timer on. See Table 6 for set-up
of Timer 2 as a timer. Also see Table 7 for set-up of Timer 2 as a
counter.
INTERNAL CONTROL
(Note 1)
EXTERNAL CONTROL
(Note 2)
16-bit Auto-Reload
00H
08H
16-bit Capture
01H
09H
34H
36H
Receive only
24H
26H
Transmit only
14H
16H
INTERNAL CONTROL
(Note 1)
EXTERNAL CONTROL
(Note 2)
16-bit
02H
0AH
Auto-Reload
03H
0BH
NOTES:
1. Capture/reload occurs only on timer/counter overflow.
2. Capture/reload occurs on timer/counter overflow and a 1-to-0 transition on T2EX (P1.1) pin except when Timer 2 is used in the baud rate
generator mode.
1999 Apr 01
18
Philips Semiconductors
Product specification
Slave 1
Enhanced UART
The UART operates in all of the usual modes that are described in
the first section of Data Handbook IC20, 80C51-Based 8-Bit
Microcontrollers. In addition the UART can perform framing error
detect by looking for missing stop bits, and automatic address
recognition. The UART also fully supports multiprocessor
communication as does the standard 80C51 UART.
Slave 0
SADDR =
SADEN =
Given
=
1100 0000
1111 1001
1100 0XX0
Slave 1
SADDR =
SADEN =
Given
=
1110 0000
1111 1010
1110 0X0X
Slave 2
SADDR =
SADEN =
Given
=
1110 0000
1111 1100
1110 00XX
The 8 bit mode is called Mode 1. In this mode the RI flag will be set
if SM2 is enabled and the information received has a valid stop bit
following the 8 address bits and the information is either a Given or
Broadcast address.
Mode 0 is the Shift Register mode and SM2 is ignored.
1999 Apr 01
1100 0000
1111 1110
1100 000X
SADDR =
SADEN =
Given
=
SADDR =
SADEN =
Given
=
In the above example SADDR is the same and the SADEN data is
used to differentiate between the two slaves. Slave 0 requires a 0 in
bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is
ignored. A unique address for Slave 0 would be 1100 0010 since
slave 1 requires a 0 in bit 1. A unique address for slave 1 would be
1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be
selected at the same time by an address which has bit 0 = 0 (for
slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed
with 1100 0000.
When used for framing error detect the UART looks for missing stop
bits in the communication. A missing bit will set the FE bit in the
SCON register. The FE bit shares the SCON.7 bit with SM0 and the
function of SCON.7 is determined by PCON.6 (SMOD0) (see
Figure 7). If SMOD0 is set then SCON.7 functions as FE. SCON.7
functions as SM0 when SMOD0 is cleared. When used as FE
SCON.7 can only be cleared by software. Refer to Figure 8.
Slave 0
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
1100 0000
1111 1101
1100 00X0
19
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
Bit Addressable
SM0/FE
Bit:
SM1
7
6
(SMOD0 = 0/1)*
SM2
REN
TB8
RB8
Tl
Rl
Symbol
Function
FE
Framing Error bit. This bit is set by the receiver when an invalid stop bit is detected. The FE bit is not cleared by valid
frames but should be cleared by software. The SMOD0 bit must be set to enable access to the FE bit.
SM0
SM1
0
1
0
1
0
1
2
3
Description
Baud Rate**
shift register
8-bit UART
9-bit UART
9-bit UART
fOSC/12
variable
fOSC/64 or fOSC/32
variable
SM2
Enables the Automatic Address Recognition feature in Modes 2 or 3. If SM2 = 1 then Rl will not be set unless the
received 9th data bit (RB8) is 1, indicating an address, and the received byte is a Given or Broadcast Address.
In Mode 1, if SM2 = 1 then Rl will not be activated unless a valid stop bit was received, and the received byte is a
Given or Broadcast Address. In Mode 0, SM2 should be 0.
REN
Enables serial reception. Set by software to enable reception. Clear by software to disable reception.
TB8
The 9th data bit that will be transmitted in Modes 2 and 3. Set or clear by software as desired.
RB8
In modes 2 and 3, the 9th data bit that was received. In Mode 1, if SM2 = 0, RB8 is the stop bit that was received.
In Mode 0, RB8 is not used.
Tl
Transmit interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or at the beginning of the stop bit in the
other modes, in any serial transmission. Must be cleared by software.
Rl
Receive interrupt flag. Set by hardware at the end of the 8th bit time in Mode 0, or halfway through the stop bit time in
the other modes, in any serial reception (except see SM2). Must be cleared by software.
NOTE:
*SMOD0 is located at PCON6.
**fOSC = oscillator frequency
SU00043
1999 Apr 01
20
Philips Semiconductors
Product specification
D0
D1
D2
D3
D4
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
D5
D6
D7
D8
DATA BYTE
START
BIT
ONLY IN
MODE 2, 3
STOP
BIT
SM0 / FE
SM1
SM2
REN
SMOD1
SMOD0
POF
TB8
GF1
RB8
TI
GF0
PD
RI
SCON
(98H)
IDL
PCON
(87H)
0 : SCON.7 = SM0
1 : SCON.7 = FE
SU01191
D0
D1
D2
D3
D4
SM0
SM1
1
1
1
0
D5
SM2
1
D6
D7
D8
REN
TB8
RB8
TI
RI
SCON
(98H)
RECEIVED ADDRESS D0 TO D7
COMPARATOR
PROGRAMMED ADDRESS
SU00045
1999 Apr 01
21
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
The priority scheme for servicing the interrupts is the same as that
for the 80C51, except there are four interrupt levels rather than two
as on the 80C51. An interrupt will be serviced as long as an interrupt
of equal or higher priority is not already being serviced. If an
interrupt of equal or higher level priority is being serviced, the new
interrupt will wait until it is finished before being serviced. If a lower
priority level interrupt is being serviced, it will be stopped and the
new interrupt serviced. When the new interrupt is finished, the lower
priority level interrupt that was stopped will be completed.
IPH.x
IP.x
Level 1
Level 2
Table 8.
Interrupt Table
SOURCE
POLLING PRIORITY
REQUEST BITS
HARDWARE CLEAR?
N
(L)1
(T)2
VECTOR ADDRESS
X0
IE0
T0
TF0
03H
X1
IE1
N (L) Y (T)
13
T1
TF1
1B
PCA
CF, CCFn
n = 04
33
SP
RI, TI
23
T2
TF2, EXF2
2B
0B
NOTES:
1. L = Level activated
2. T = Transition activated
IE (0A8H)
EA
EC
ET2
ES
ET1
EX1
ET0
EX0
SYMBOL
EA
IE.6
IE.5
IE.4
IE.3
IE.2
IE.1
IE.0
EC
ET2
ES
ET1
EX1
ET0
EX0
FUNCTION
Global disable bit. If EA = 0, all interrupts are disabled. If EA = 1, each interrupt can be individually
enabled or disabled by setting or clearing its enable bit.
PCA interrupt enable bit for FX and RX+ only otherwise it is not implemented.
Timer 2 interrupt enable bit.
Serial Port interrupt enable bit.
Timer 1 interrupt enable bit.
External interrupt 1 enable bit.
Timer 0 interrupt enable bit.
External interrupt 0 enable bit.
SU00840
1999 Apr 01
22
Philips Semiconductors
Product specification
IP (0B8H)
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
PPC
PT2
PS
PT1
PX1
PT0
PX0
SYMBOL
PPC
PT2
PS
PT1
PX1
PT0
PX0
FUNCTION
Not implemented, reserved for future use.
PCA interrupt priority bit for FX and RX+ only, otherwise it is not implemented.
Timer 2 interrupt priority bit.
Serial Port interrupt priority bit.
Timer 1 interrupt priority bit.
External interrupt 1 priority bit.
Timer 0 interrupt priority bit.
External interrupt 0 priority bit.
SU00841
Figure 11. IP Registers
IPH (B7H)
PPCH
PT2H
PSH
PT1H
PX1H
PT0H
PX0H
SYMBOL
PPCH
PT2H
PSH
PT1H
PX1H
PT0H
PX0H
FUNCTION
Not implemented, reserved for future use.
PCA interrupt priority bit high for FX and RX+ only, otherwise it is not implemented.
Timer 2 interrupt priority bit high.
Serial Port interrupt priority bit high.
Timer 1 interrupt priority bit high.
External interrupt 1 priority bit high.
Timer 0 interrupt priority bit high.
External interrupt 0 priority bit high.
SU00881
Figure 12. IPH Registers
1999 Apr 01
23
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
AUXR (8EH)
7
EXTRAM
AO
AUXR.1
AUXR.0
EXTRAM
AO
BIT0
AUXR1
DPTR1
DPTR0
DPH
(83H)
(RX+ only)
Turns off ALE output.
DPL
(82H)
EXTERNAL
DATA
MEMORY
SU00745A
Dual DPTR
Figure 13.
The dual DPTR structure (see Figure 13) is a way by which the chip
will specify the address of an external data memory location. There
are two 16-bit DPTR registers that address the external memory,
and a single bit called DPS = AUXR1/bit0 that allows the program
code to switch between them.
DPTR Instructions
The instructions that refer to DPTR refer to the data pointer that is
currently selected using the AUXR1/bit 0 register. The six
instructions that use the DPTR are as follows:
LPEP
GF3
DPS
Where:
DPS = AUXR1/bit0 = Switches between DPTR0 and DPTR1.
Select Reg
DPS
DPTR0
DPTR1
MOV A, @ A+DPTR
MOVX A, @ DPTR
MOVX @ DPTR , A
JMP @ A + DPTR
1999 Apr 01
INC DPTR
24
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
The PCA timer is a common time base for all five modules and can
be programmed to run at: 1/12 the oscillator frequency, 1/4 the
oscillator frequency, the Timer 0 overflow, or the input on the ECI pin
(P1.2). The timer count source is determined from the CPS1 and
CPS0 bits in the CMOD SFR as follows (see Figure 17):
CPS1 CPS0 PCA Timer Count Source
0
0
1/12 oscillator frequency
0
1
1/4 oscillator frequency
1
0
Timer 0 overflow
1
1
External Input at ECI pin
In the CMOD SFR are three additional bits associated with the PCA.
They are CIDL which allows the PCA to stop during idle mode,
WDTE which enables or disables the watchdog function on
module 4, and ECF which when set causes an interrupt and the
PCA overflow flag CF (in the CCON SFR) to be set when the PCA
timer overflows. These functions are shown in Figure 15.
The watchdog timer function is implemented in module 4 (see
Figure 24).
There are two additional registers associated with each of the PCA
modules. They are CCAPnH and CCAPnL and these are the
registers that store the 16-bit count when a capture occurs or a
compare should occur. When a module is used in the PWM mode
these registers are used to control the duty cycle of the output.
The CCON SFR contains the run control bit for the PCA and the
flags for the PCA timer (CF) and each module (refer to Figure 18).
To run the PCA the CR bit (CCON.6) must be set by software. The
PCA is shut off by clearing this bit. The CF bit (CCON.7) is set when
the PCA counter overflows and an interrupt will be generated if the
16 BITS
MODULE 0
P1.3/CEX0
MODULE 1
P1.4/CEX1
MODULE 2
P1.5/CEX2
MODULE 3
P1.6/CEX3
MODULE 4
P1.7/CEX4
16 BITS
PCA TIMER/COUNTER
TIME BASE FOR PCA MODULES
MODULE FUNCTIONS:
16-BIT CAPTURE
16-BIT TIMER
16-BIT HIGH SPEED OUTPUT
8-BIT PWM
WATCHDOG TIMER (MODULE 4 ONLY)
SU00032
1999 Apr 01
25
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
OSC/12
OVERFLOW
OSC/4
CH
INTERRUPT
CL
16BIT UP COUNTER
TIMER 0
OVERFLOW
EXTERNAL INPUT
(P1.2/ECI)
00
01
10
11
DECODE
IDLE
CIDL
CF
WDTE
CPS1
CPS0
ECF
CMOD
(D9H)
CR
CCF4
CCF3
CCF2
CCF1
CCF0
CCON
(D8H)
SU00033
CF
CR
CCF4
CCF3
CCF2
CCF1
CCF0
CCON
(D8H)
PCA TIMER/COUNTER
MODULE 0
IE.6
EC
IE.7
EA
TO
INTERRUPT
PRIORITY
DECODER
MODULE 1
MODULE 2
MODULE 3
MODULE 4
CMOD.0
ECF
CCAPMn.0
ECCFn
SU00034
1999 Apr 01
26
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
CIDL
WDTE
CPS1
Bit:
CPS0
1
ECF
0
Symbol
Function
CIDL
Counter Idle control: CIDL = 0 programs the PCA Counter to continue functioning during idle Mode. CIDL = 1 programs
it to be gated off during idle.
WDTE
Watchdog Timer Enable: WDTE = 0 disables Watchdog Timer function on PCA Module 4. WDTE = 1 enables it.
CPS1
CPS0
ECF
0
1
0
1
0
1
2
3
PCA Enable Counter Overflow interrupt: ECF = 1 enables CF bit in CCON to generate an interrupt. ECF = 0 disables
that function of CF.
NOTE:
* User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the
new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.
** fOSC = oscillator frequency
SU00035
Bit Addressable
Bit:
CF
CR
CCF4
CCF3
CCF2
CCF1
CCF0
Symbol
Function
CF
PCA Counter Overflow flag. Set by hardware when the counter rolls over. CF flags an interrupt if bit ECF in CMOD is
set. CF may be set by either hardware or software but can only be cleared by software.
CR
PCA Counter Run control bit. Set by software to turn the PCA counter on. Must be cleared by software to turn the PCA
counter off.
CCF4
PCA Module 4 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software.
CCF3
PCA Module 3 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software.
CCF2
PCA Module 2 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software.
CCF1
PCA Module 1 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software.
CCF0
PCA Module 0 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software.
NOTE:
* User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the
new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.
SU00036
1999 Apr 01
27
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
CCAPM0
CCAPM1
CCAPM2
CCAPM3
CCAPM4
0DAH
0DBH
0DCH
0DDH
0DEH
Bit:
ECOMn
CAPPn
CAPNn
MATn
TOGn
PWMn
ECCFn
Symbol
Function
ECOMn
CAPPn
CAPNn
MATn
TOGn
PWMn
ECCFn
NOTE:
*User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new
bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.
SU00037
ECOMn
CAPPn
CAPNn
MATn
TOGn
PWMn
ECCFn
No operation
8-bit PWM
Watchdog Timer
MODULE FUNCTION
1999 Apr 01
28
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
CF
CR
CCF4
CCF3
CCF2
CCF1
CCON
(D8H)
CCF0
PCA INTERRUPT
(TO CCFn)
PCA TIMER/COUNTER
CH
CL
CCAPnH
CCAPnL
CAPTURE
CEXn
ECOMn
CAPPn
CAPNn
MATn
TOGn
PWMn
ECCFn
CCAPMn, n= 0 to 4
(DAH DEH)
SU00749
CF
WRITE TO
CCAPnH
CCF4
CCF3
CCF2
CCF1
CCF0
CCON
(D8H)
RESET
CCAPnH
WRITE TO
CCAPnL
0
CR
PCA INTERRUPT
CCAPnL
(TO CCFn)
1
ENABLE
MATCH
16BIT COMPARATOR
CH
CL
PCA TIMER/COUNTER
ECOMn
CAPPn
CAPNn
MATn
TOGn
PWMn
ECCFn
CCAPMn, n= 0 to 4
(DAH DEH)
SU00750
1999 Apr 01
29
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
CF
WRITE TO
CCAPnH
CR
CCF4
CCF3
CCF2
CCF1
CCON
(D8H)
CCF0
RESET
CCAPnH
WRITE TO
CCAPnL
0
PCA INTERRUPT
CCAPnL
(TO CCFn)
1
MATCH
ENABLE
16BIT COMPARATOR
TOGGLE
CH
CEXn
CL
PCA TIMER/COUNTER
ECOMn
CAPPn
CAPNn
MATn
TOGn
PWMn
CCAPMn, n: 0..4
(DAH DEH)
ECCFn
SU00751
CCAPnH
CCAPnL
0
CL < CCAPnL
ENABLE
8BIT
COMPARATOR
CEXn
CL >= CCAPnL
1
CL
OVERFLOW
PCA TIMER/COUNTER
ECOMn
CAPPn
CAPNn
MATn
TOGn
PWMn
ECCFn
CCAPMn, n: 0..4
(DAH DEH)
SU00752
1999 Apr 01
30
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
CIDL
WRITE TO
CCAP4H
CPS1
CPS0
ECF
CMOD
(D9H)
RESET
CCAP4H
WRITE TO
CCAP4L
0
WDTE
CCAP4L
MODULE 4
1
ENABLE
MATCH
RESET
16BIT COMPARATOR
CH
CL
PCA TIMER/COUNTER
ECOMn
CAPPn
CAPNn
MATn
TOGn
X
PWMn
ECCFn
CCAPM4
(DEH)
SU00832
The first two options are more reliable because the watchdog timer
is never disabled as in option #3. If the program counter ever goes
astray, a match will eventually occur and cause an internal reset.
The second option is also not recommended if other PCA modules
are being used. Remember, the PCA timer is the time base for all
modules; changing the time base for other modules would not be a
good idea. Thus, in most applications the first solution is the best
option.
In order to hold off the reset, the user has three options:
1. periodically change the compare value so it will never match the
PCA timer,
1999 Apr 01
31
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
INIT_WATCHDOG:
MOV CCAPM4, #4CH
MOV CCAP4L, #0FFH
MOV CCAP4H, #0FFH
;
;
;
;
;
;
;
;
;
;********************************************************************
;
; Main program goes here, but CALL WATCHDOG periodically.
;
;********************************************************************
;
WATCHDOG:
CLR EA
; Hold off interrupts
MOV CCAP4L, #00
; Next compare value is within
MOV CCAP4H, CH
; 255 counts of the current PCA
SETB EA
; timer value
RET
Figure 26. PCA Watchdog Timer Initialization Code
1999 Apr 01
32
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
(8XC51RX+ ONLY)
Expanded Data RAM Addressing
(8XC51RX+ ONLY)
For example:
The 8XC51RX+ have internal data memory that is mapped into four
separate segments: the lower 128 bytes of RAM, upper 128 bytes of
RAM, 128 bytes Special Function Register (SFR), and 256 bytes
(768 for RD+) expanded RAM (EXTRAM).
MOV @R0,#data
MOVX @R0,#data
The stack pointer (SP) may be located anywhere in the 256 bytes
RAM (lower and upper RAM) internal data memory. The stack may
not be located in the EXTRAM.
Address = 8EH
EXTRAM
AO
Bit:
Symbol
Function
AO
Disable/Enable ALE
AO
Operating Mode
0
ALE is emitted at a constant rate of 1/6 the oscillator frequency.
1
ALE is active only during a MOVX or MOVC instruction.
EXTRAM
NOTE:
*User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new
bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.
SU01003
1999 Apr 01
33
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
(8XC51RX+ ONLY)
2FF
(RD TO RD+)
FF
FF
FF
UPPER
128 BYTES
INTERNAL RAM
ERAM
256 BYTES
80
FFFF
SPECIAL
FUNCTION
REGISTER
EXTERNAL
DATA
MEMORY
80
LOWER
128 BYTES
INTERNAL RAM
300 (RD+ only)
00
00
00
0100
0000
SU00834
Figure 28. Internal and External Data Memory Address Space with EXTRAM = 0
In applications using the Hardware Watchdog Timer of the
P8xC51RD+, a series resistor (1K 20%) needs to be included
between the reset pin and any external components. Without this
resistor the watchdog timer will not function.
1999 Apr 01
34
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
RATING
UNIT
0 to +70 or 40 to +85
65 to +150
0 to +13.0
0.5 to +6.5
15
mA
Power dissipation (based on package heat transfer limitations, not device power consumption)
1.5
W
NOTES:
1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any conditions other than those described in the AC and DC Electrical Characteristics section
of this specification is not implied.
2. This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static
charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.
3. Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to VSS unless otherwise
noted.
AC ELECTRICAL CHARACTERISTICS
Tamb = 0C to +70C or 40C to +85C
CLOCK FREQUENCY
RANGE f
SYMBOL
1/tCLCL
1999 Apr 01
FIGURE
33
PARAMETER
Oscillator frequency
Speed versions : 4:5:S (16MHz)
I:J:U (33MHz)
35
MIN
MAX
0
0
16
33
UNIT
MHz
MHz
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
DC ELECTRICAL CHARACTERISTICS
Tamb = 0C to +70C or 40C to +85C, VCC = 2.7V to 5.5V, VSS = 0V (16MHz devices)
SYMBOL
VIL
VIH
VIH1
MIN
0.5
2.7V<VCC< 4.0V
VOL
VCC = 2.7V
IOL = 1.6mA2
VOL1
VCC = 2.7V
IOL = 3.2mA2
VOH
O
voltage ports 1,
1 2,
2 3
Output high voltage,
LIMITS
TEST
CONDITIONS
PARAMETER
TYP1
MAX
UNIT
0.2VCC0.1
0.5
0.7
0.2VCC+0.9
VCC+0.5
0.7VCC
VCC+0.5
0.4
0.4
VCC = 2.7V
IOH = 20A
VCC 0.7
VCC = 4.5V
IOH = 30A
VCC 0.7
VCC = 2.7V
IOH = 3.2mA
VCC 0.7
VOH1
IIL
VIN = 0.4V
50
ITL
VIN = 2.0V
See note 4
650
ILI
10
ICC
15
16
4
50
75
mA
mA
mA
A
A
225
RRST
See note 5
Tamb = 0C to 70C
Tamb = 40C to +85C
3
40
capacitance10
CIO
Pin
(except EA)
15
pF
NOTES:
1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.
2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the VOLs of ALE and ports 1 and 3. The noise is due
to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the
worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify
ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no
single output sinks more than 5mA and no more than two outputs exceed the test conditions.
3. Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the VCC0.7 specification when the
address bits are stabilizing.
4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its
maximum value when VIN is approximately 2V.
5. See Figures 37 through 40 for ICC test conditions, and Figure 36 for ICC vs Freq.
Active mode:
ICC = (0.9 FREQ. + 1.1)mA for all devices except 8XC51RD+; 8XC51RD+ ICC = (0.9 x Freq +2.1) mA
Idle mode:
ICC = (0.18 FREQ. +1.01)mA
6. This value applies to Tamb = 0C to +70C. For Tamb = 40C to +85C, ITL = 750A.
7. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
8. Under steady state (non-transient) conditions, IOL must be externally limited as follows:
Maximum IOL per port pin:
15mA (*NOTE: This is 85C specification.)
26mA
Maximum IOL per 8-bit port:
Maximum total IOL for all outputs:
71mA
If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed
test conditions.
9. ALE is tested to VOH1, except when ALE is off then VOH is the voltage specification.
10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF
(except EA is 25pF).
1999 Apr 01
36
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
DC ELECTRICAL CHARACTERISTICS
Tamb = 0C to +70C or 40C to +85C, 33MHz devices; 5V 10%; VSS = 0V
SYMBOL
TEST
CONDITIONS
PARAMETER
VIL
VIH
VIH1
VOL
VOL1
MIN
TYP1
UNIT
MAX
0.5
0.2VCC0.1
0.2VCC+0.9
VCC+0.5
0.7VCC
VCC+0.5
VCC = 4.5V
IOL = 1.6mA2
0.4
VCC = 4.5V
IOL = 3.2mA2
0.4
VOH
VCC = 4.5V
IOH = 30A
VCC 0.7
VOH1
VCC = 4.5V
IOH = 3.2mA
VCC 0.7
IIL
VIN = 0.4V
ITL
ILI
ICC
RRST
CIO
LIMITS
50
VIN = 2.0V
See note 4
650
10
50
75
A
A
225
15
pF
See note 5
Tamb = 0C to 70C
Tamb = 40C to +85C
capacitance10
3
40
(except EA)
NOTES:
1. Typical ratings are not guaranteed. The values listed are at room temperature, 5V.
2. Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the VOLs of ALE and ports 1 and 3. The noise is due
to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the
worst cases (capacitive loading > 100pF), the noise pulse on the ALE pin may exceed 0.8V. In such cases, it may be desirable to qualify
ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. IOL can exceed these conditions provided that no
single output sinks more than 5mA and no more than two outputs exceed the test conditions.
3. Capacitive loading on ports 0 and 2 may cause the VOH on ALE and PSEN to momentarily fall below the VCC0.7 specification when the
address bits are stabilizing.
4. Pins of ports 1, 2 and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its
maximum value when VIN is approximately 2V.
5. See Figures 37 through 40 for ICC test conditions and Figure 36 for ICC vs Freq.
Active mode:
ICC(MAX) = (0.9 FREQ. + 1.1)mA. for all devices except 8XC51RD+; 8XC51RD+ ICC = (0.9 x Freq +2.1) mA
Idle mode:
ICC(MAX) = (0.18 FREQ. +1.0)mA
6. This value applies to Tamb = 0C to +70C. For Tamb = 40C to +85C, ITL = 750A.
7. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
8. Under steady state (non-transient) conditions, IOL must be externally limited as follows:
15mA (*NOTE: This is 85C specification.)
Maximum IOL per port pin:
Maximum IOL per 8-bit port:
26mA
71mA
Maximum total IOL for all outputs:
If IOL exceeds the test condition, VOL may exceed the related specification. Pins are not guaranteed to sink current greater than the listed
test conditions.
9. ALE is tested to VOH1, except when ALE is off then VOH is the voltage specification.
10. Pin capacitance is characterized but not tested. Pin capacitance is less than 25pF. Pin capacitance of ceramic package is less than 15pF
(except EA is 25pF).
1999 Apr 01
37
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
AC ELECTRICAL CHARACTERISTICS
FIGURE
1/tCLCL
29
PARAMETER
MIN
MAX
Oscillator frequency5
Speed versions : 4; 5;S
VARIABLE CLOCK
MIN
MAX
UNIT
3.5
16
MHz
tLHLL
29
85
2tCLCL40
ns
tAVLL
29
22
tCLCL40
ns
tLLAX
29
32
tLLIV
29
tLLPL
29
32
tPLPH
29
142
tPLIV
29
tPXIX
29
tPXIZ
29
37
tCLCL25
ns
29
207
5tCLCL105
ns
29
10
10
ns
tAVIV
tPLAZ
tCLCL30
150
ns
4tCLCL100
tCLCL30
ns
3tCLCL45
82
ns
ns
3tCLCL105
0
ns
ns
Data Memory
tRLRH
30, 31
RD pulse width
275
6tCLCL100
ns
tWLWH
30, 31
WR pulse width
275
6tCLCL100
ns
tRLDV
30, 31
tRHDX
30, 31
tRHDZ
30, 31
65
2tCLCL60
ns
tLLDV
30, 31
350
8tCLCL150
ns
tAVDV
30, 31
397
9tCLCL165
ns
tLLWL
30, 31
137
3tCLCL+50
ns
tAVWL
30, 31
122
4tCLCL130
ns
tQVWX
30, 31
13
tCLCL50
ns
tWHQX
30, 31
13
tCLCL50
ns
tQVWH
31
287
7tCLCL150
ns
tRLAZ
30, 31
tWHLH
30, 31
23
147
0
5tCLCL165
0
239
3tCLCL50
0
103
tCLCL40
ns
ns
ns
tCLCL+40
ns
External Clock
tCHCX
33
High time
20
20
tCLCLtCLCX
ns
tCLCX
33
Low time
20
20
tCLCLtCHCX
ns
tCLCH
33
Rise time
20
20
ns
tCHCL
33
Fall time
20
20
ns
tXLXL
32
750
12tCLCL
ns
tQVXH
32
492
10tCLCL133
ns
tXHQX
32
2tCLCL117
ns
tXHDX
32
ns
Shift Register
tXHDV
32
Clock rising edge to input data valid
492
10tCLCL133
ns
NOTES:
1. Parameters are valid over operating temperature range unless otherwise specified.
2. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
3. Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0
drivers.
4. See application note AN457 for external memory interface.
5. Parts are guaranteed to operate down to 0Hz.
1999 Apr 01
38
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
AC ELECTRICAL CHARACTERISTICS
FIGURE
PARAMETER
VARIABLE CLOCK4
33MHz CLOCK
MIN
MIN
MAX
MAX
UNIT
tLHLL
29
2tCLCL40
21
ns
tAVLL
29
tCLCL25
ns
tLLAX
29
tCLCL25
tLLIV
29
tLLPL
29
tCLCL25
ns
tPLPH
29
3tCLCL45
45
ns
tPLIV
29
tPXIX
29
tPXIZ
29
tCLCL25
ns
tAVIV
29
5tCLCL80
70
ns
tPLAZ
29
10
10
ns
ns
4tCLCL65
55
3tCLCL60
0
30
0
ns
ns
ns
Data Memory
tRLRH
30, 31
RD pulse width
6tCLCL100
82
tWLWH
30, 31
WR pulse width
6tCLCL100
tRLDV
30, 31
tRHDX
30, 31
tRHDZ
30, 31
2tCLCL28
32
ns
tLLDV
30, 31
8tCLCL150
90
ns
tAVDV
30, 31
9tCLCL165
105
ns
tLLWL
30, 31
3tCLCL50
140
ns
tAVWL
30, 31
4tCLCL75
45
ns
tQVWX
30, 31
tCLCL30
ns
tWHQX
30, 31
tCLCL25
ns
82
5tCLCL90
tQVWH
31
tRLAZ
30, 31
tWHLH
30, 31
tCLCL25
ns
ns
60
3tCLCL+50
7tCLCL130
40
ns
80
0
tCLCL+25
ns
ns
0
ns
55
ns
External Clock
tCHCX
33
High time
0.38tCLCL
tCLCLtCLCX
ns
tCLCX
33
Low time
0.38tCLCL
tCLCLtCHCX
ns
tCLCH
33
Rise time
ns
tCHCL
33
Fall time
ns
tXLXL
32
tQVXH
32
tXHQX
32
tXHDX
32
Shift Register
12tCLCL
360
ns
10tCLCL133
167
ns
2tCLCL80
0
ns
0
ns
tXHDV
32
Clock rising edge to input data valid
10tCLCL133
167
ns
NOTES:
1. Parameters are valid over operating temperature range unless otherwise specified.
2. Load capacitance for port 0, ALE, and PSEN = 100pF, load capacitance for all other outputs = 80pF.
3. Interfacing the microcontroller to devices with float times up to 45ns is permitted. This limited bus contention will not cause damage to Port 0
drivers.
4. For frequencies equal or less than 16MHz, see 16MHz AC Electrical Characteristics, page 38.
5. Parts are guaranteed to operate down to 0Hz.
1999 Apr 01
39
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
Each timing symbol has five characters. The first character is always
t (= time). The other characters, depending on their positions,
indicate the name of a signal or the logical status of that signal. The
designations are:
A Address
C Clock
D Input data
H Logic level high
I Instruction (program memory contents)
L Logic level low, or ALE
tLHLL
ALE
tAVLL
tLLPL
tPLPH
tLLIV
tPLIV
PSEN
tLLAX
INSTR IN
A0A7
PORT 0
tPXIZ
tPLAZ
tPXIX
A0A7
tAVIV
PORT 2
A0A15
A8A15
SU00006
ALE
tWHLH
PSEN
tLLDV
tLLWL
tRLRH
RD
tAVLL
tLLAX
tRLAZ
PORT 0
tRHDZ
tRLDV
tRHDX
A0A7
FROM RI OR DPL
DATA IN
INSTR IN
tAVWL
tAVDV
PORT 2
SU00025
1999 Apr 01
40
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
ALE
tWHLH
PSEN
tWLWH
tLLWL
WR
tLLAX
tAVLL
tWHQX
tQVWX
tQVWH
A0A7
FROM RI OR DPL
PORT 0
DATA OUT
INSTR IN
tAVWL
PORT 2
SU00026
INSTRUCTION
ALE
tXLXL
CLOCK
tXHQX
tQVXH
OUTPUT DATA
0
WRITE TO SBUF
tXHDX
tXHDV
SET TI
INPUT DATA
VALID
VALID
VALID
VALID
VALID
VALID
VALID
VALID
CLEAR RI
SET RI
SU00027
VCC0.5
0.45V
0.7VCC
0.2VCC0.1
tCHCL
tCHCX
tCLCH
tCLCX
tCLCL
SU00009
1999 Apr 01
41
Philips Semiconductors
Product specification
VCC0.5
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
VLOAD+0.1V
0.2VCC+0.9
TIMING
REFERENCE
POINTS
VLOAD
0.45V
0.2VCC0.1
VLOAD0.1V
SU00717
SU00718
35
30
ICC(mA)
25
MAX ACTIVE
MODE (EXCEPT
8XC51RD+)
15
ICCMAX = 0.9 X
FREQ. + 1.1
TYP ACTIVE MODE
10
MAX IDLE MODE
5
TYP IDLE MODE
4
12
16
20
24
28
32
36
SU00837A
1999 Apr 01
VOL+0.1V
NOTE:
For timing purposes, a port is no longer floating when a 100mV change from
load voltage occurs, and begins to float when a 100mV change from the loaded
VOH/VOL level occurs. IOH/IOL 20mA.
NOTE:
AC inputs during testing are driven at VCC 0.5 for a logic 1 and 0.45V for a logic 0.
Timing measurements are made at VIH min for a logic 1 and VIL max for a logic 0.
20
VOH0.1V
42
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
VCC
VCC
ICC
ICC
VCC
VCC
VCC
VCC
RST
RST
P0
P0
EA
EA
(NC)
XTAL2
(NC)
XTAL2
CLOCK SIGNAL
XTAL1
CLOCK SIGNAL
XTAL1
VSS
VSS
SU00719
SU00720
VCC0.5
0.7VCC
0.2VCC0.1
0.45V
tCHCL
tCHCX
tCLCH
tCLCX
tCLCL
SU00009
Figure 39. Clock Signal Waveform for ICC Tests in Active and Idle Modes
tCLCH = tCHCL = 5ns
VCC
ICC
VCC
VCC
RST
P0
EA
(NC)
XTAL2
XTAL1
VSS
SU00016
1999 Apr 01
VCC
43
Philips Semiconductors
Product specification
EPROM CHARACTERISTICS
All these devices can be programmed by using a modified Improved
Quick-Pulse Programming algorithm. It differs from older methods
in the value used for VPP (programming supply voltage) and in the
width and number of the ALE/PROG pulses.
The family contains two signature bytes that can be read and used
by an EPROM programming system to identify the device. The
signature bytes identify the device as being manufactured by
Philips.
Table 9 shows the logic levels for reading the signature byte, and for
programming the program memory, the encryption table, and the
security bits. The circuit configuration and waveforms for quick-pulse
programming are shown in Figures 41 and 42. Figure 43 shows the
circuit configuration for normal program memory verification.
Quick-Pulse Programming
The setup for microcontroller quick-pulse programming is shown in
Figure 41. Note that the device is running with a 4 to 6MHz
oscillator. The reason the oscillator needs to be running is that the
device is executing internal address and program data transfers.
The address of the EPROM location to be programmed is applied to
ports 1 and 2, as shown in Figure 41. The code byte to be
programmed into that location is applied to port 0. RST, PSEN and
pins of ports 2 and 3 specified in Table 9 are held at the Program
Code Data levels indicated in Table 9. The ALE/PROG is pulsed
low 5 times as shown in Figure 42.
Program/Verify Algorithms
Security Bits
With none of the security bits programmed the code in the program
memory can be verified. If the encryption table is programmed, the
code will be encrypted when verified. When only security bit 1 (see
Table 10) is programmed, MOVC instructions executed from
external program memory are disabled from fetching code bytes
from the internal memory, EA is latched on Reset and all further
programming of the EPROM is disabled. When security bits 1 and 2
are programmed, in addition to the above, verify mode is disabled.
When all three security bits are programmed, all of the conditions
above apply and all external program memory execution is disabled.
Encryption Array
Program Verification
If security bits 2 and 3 have not been programmed, the on-chip
program memory can be read out for program verification. The
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
44
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
PSEN
ALE/PROG
EA/VPP
P2.7
P2.6
P3.7
P3.6
Read signature
MODE
0*
VPP
0*
VPP
0*
VPP
0*
VPP
0*
VPP
NOTES:
1. 0 = Valid low for that pin, 1 = valid high for that pin.
2. VPP = 12.75V 0.25V.
3. VCC = 5V10% during programming and verification.
* ALE/PROG receives 5 programming pulses for code data (also for user array; 5 pulses for encryption or security bits) while VPP is held at
12.75V. Each programming pulse is low for 100s (10s) and high for a minimum of 10s.
SB2
SB3
PROTECTION DESCRIPTION
No Program Security features enabled. (Code verify will still be encrypted by the Encryption Array if
programmed.)
MOVC instructions executed from external program memory are disabled from fetching code bytes
from internal memory, EA is sampled and latched on Reset, and further programming of the EPROM
is disabled.
NOTES:
1. P programmed. U unprogrammed.
2. Any other combination of the security bits is not defined.
1999 Apr 01
45
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
+5V
A0A7
VCC
P1
P0
1
RST
P3.6
EA/VPP
P3.7
ALE/PROG
OTP
XTAL2
46MHz
XTAL1
PGM DATA
+12.75V
5 PULSES TO GROUND
PSEN
P2.7
P2.6
0
A8A13
P2.0P2.5
VSS
A8A15 are programming addresses
(not external memory addresses per
device pin out)
P3.4
A14
P3.5
SU00838A
5 PULSES
1
ALE/PROG:
SU00875
+5V
VCC
A0A7
P0
P1
RST
P3.6
P3.7
OTP
XTAL2
46MHz
XTAL1
EA/VPP
ALE/PROG
PSEN
P2.7
0 ENABLE
P2.6
P2.0P2.5
VSS
P3.4
P3.5
A8A13
A14
A15 (RD+ ONLY)
SU00870
1999 Apr 01
PGM DATA
46
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
PARAMETER
MIN
MAX
UNIT
12.5
13.0
50 1
mA
MHz
VPP
IPP
1/tCLCL
Oscillator frequency
tAVGL
48tCLCL
tGHAX
48tCLCL
tDVGL
48tCLCL
tGHDX
48tCLCL
tEHSH
48tCLCL
tSHGL
10
tGHSL
10
tGLGH
PROG width
90
tAVQV
48tCLCL
tELQZ
48tCLCL
tEHQZ
tGHGL
10
110
48tCLCL
s
NOTE:
1. Not tested.
PROGRAMMING*
VERIFICATION*
P1.0P1.7
P2.0P2.5
P3.4
(A0 A14)
ADDRESS
ADDRESS
PORT 0
P0.0 P0.7
(D0 D7)
DATA IN
tAVQV
DATA OUT
tDVGL
tAVGL
tGHDX
tGHAX
ALE/PROG
tGLGH
tSHGL
tGHGL
tGHSL
LOGIC 1
LOGIC 1
EA/VPP
LOGIC 0
tEHSH
tELQV
tEHQZ
P2.7
**
SU00871
NOTES:
* FOR PROGRAMMING CONFIGURATION SEE FIGURE 41.
FOR VERIFICATION CONDITIONS SEE FIGURE 43.
**
SEE TABLE 9.
1999 Apr 01
47
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
Security Bits
With none of the security bits programmed the code in the program
memory can be verified. If the encryption table is programmed, the
code will be encrypted when verified. When only security bit 1 (see
Table 11) is programmed, MOVC instructions executed from external
program memory are disabled from fetching code bytes from the
Encryption Array
64 bytes of encryption array are initially unprogrammed (all 1s).
SB2
PROTECTION DESCRIPTION
MOVC instructions executed from external program memory are disabled from fetching code bytes from
internal memory, EA is sampled and latched on Reset, and further programming of the EPROM is disabled.
NOTES:
1. P programmed. U unprogrammed.
2. Any other combination of the security bits is not defined.
ROM CODE SUBMISSION FOR 8K ROM DEVICES (80C52, 83C51FA, AND 83C51RA+)
When submitting ROM code for the 8k ROM devices, the following must be specified:
1. 8k byte user ROM data
2. 64 byte ROM encryption key
3. ROM security bits.
ADDRESS
CONTENT
BIT(S)
COMMENT
0000H to 1FFFH
DATA
7:0
2000H to 203FH
KEY
7:0
2040H
SEC
2040H
SEC
Security Bit 1: When programmed, this bit has two effects on masked ROM parts:
1. External MOVC is disabled, and
2. EA is latched on Reset.
Security Bit 2: When programmed, this bit inhibits Verify User ROM.
NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.
If the ROM Code file does not include the options, the following information must be included with the ROM code.
For each of the following, check the appropriate box, and send to Philips along with the code:
Security Bit #1:
Enabled
Disabled
Enabled
Disabled
Encryption:
No
Yes
1999 Apr 01
48
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
ROM CODE SUBMISSION FOR 16K ROM DEVICES (80C54, 83C51FB AND 83C51RB+)
When submitting ROM code for the 16K ROM devices, the following must be specified:
1. 16k byte user ROM data
2. 64 byte ROM encryption key
3. ROM security bits.
ADDRESS
CONTENT
BIT(S)
COMMENT
0000H to 3FFFH
DATA
7:0
4000H to 403FH
KEY
7:0
4040H
SEC
4040H
SEC
Security Bit 1: When programmed, this bit has two effects on masked ROM parts:
1. External MOVC is disabled, and
2. EA is latched on Reset.
Security Bit 2: When programmed, this bit inhibits Verify User ROM.
NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.
If the ROM Code file does not include the options, the following information must be included with the ROM code.
For each of the following, check the appropriate box, and send to Philips along with the code:
Security Bit #1:
Enabled
Disabled
Enabled
Disabled
Encryption:
No
Yes
1999 Apr 01
49
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
ROM CODE SUBMISSION FOR 32K ROM DEVICES (80C58, 83C51FC, AND 83C51RC+)
When submitting ROM code for the 32K ROM devices, the following must be specified:
1. 32k byte user ROM data
2. 64 byte ROM encryption key
3. ROM security bits.
ADDRESS
CONTENT
BIT(S)
COMMENT
0000H to 7FFFH
DATA
7:0
8000H to 803FH
KEY
7:0
8040H
SEC
8040H
SEC
Security Bit 1: When programmed, this bit has two effects on masked ROM parts:
1. External MOVC is disabled, and
2. EA is latched on Reset.
Security Bit 2: When programmed, this bit inhibits Verify User ROM.
NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.
If the ROM Code file does not include the options, the following information must be included with the ROM code.
For each of the following, check the appropriate box, and send to Philips along with the code:
Security Bit #1:
Enabled
Disabled
Enabled
Disabled
Encryption:
No
Yes
1999 Apr 01
50
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
CONTENT
BIT(S)
COMMENT
0000H to FFFFH
DATA
7:0
10000H to 1003FH
KEY
7:0
10040H
SEC
10040H
SEC
Security Bit 1: When programmed, this bit has two effects on masked ROM parts:
1. External MOVC is disabled, and
2. EA is latched on Reset.
Security Bit 2: When programmed, this bit inhibits Verify User ROM.
NOTE: Security Bit 2 cannot be enabled unless Security Bit 1 is enabled.
If the ROM Code file does not include the options, the following information must be included with the ROM code.
For each of the following, check the appropriate box, and send to Philips along with the code:
Security Bit #1:
Enabled
Disabled
Enabled
Disabled
Encryption:
No
Yes
1999 Apr 01
51
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm
1999 Apr 01
52
SOT307-2
Philips Semiconductors
Product specification
1999 Apr 01
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
SOT187-2
53
Philips Semiconductors
Product specification
1999 Apr 01
54
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
SOT129-1
Philips Semiconductors
Product specification
NOTES
1999 Apr 01
55
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
Philips Semiconductors
Product specification
8XC52/54/58/80C32
8XC51FA/FB/FC/80C51FA
8XC51RA+/RB+/RC+/RD+/80C51RA+
Product
status
Definition [1]
Objective
specification
Development
This data sheet contains the design target or goal specifications for product development.
Specification may change in any manner without notice.
Preliminary
specification
Qualification
This data sheet contains preliminary data, and supplementary data will be published at a later date.
Philips Semiconductors reserves the right to make chages at any time without notice in order to
improve design and supply the best possible product.
Product
specification
Production
This data sheet contains final specifications. Philips Semiconductors reserves the right to make
changes at any time without notice in order to improve design and supply the best possible product.
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification The data in a short-form specification is extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Limiting values definition Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or
at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended
periods may affect device reliability.
Application information Applications that are described herein for any of these products are for illustrative purposes only. Philips
Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or
modification.
Disclaimers
Life support These products are not designed for use in life support appliances, devices or systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications
do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.
Right to make changes Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard
cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless
otherwise specified.
Copyright Philips Electronics North America Corporation 1999
All rights reserved. Printed in U.S.A.
Philips Semiconductors
811 East Arques Avenue
P.O. Box 3409
Sunnyvale, California 940883409
Telephone 800-234-7381
1999 Apr 01
56