AD654
AD654
AD654
FEATURES
Low Cost
Single or Dual Supply, 5 V to 36 V, 5 V to 18 V
Full-Scale Frequency Up to 500 kHz
Minimum Number of External Components Needed
Versatile Input Amplifier
Positive or Negative Voltage Modes
Negative Current Mode
High Input Impedance, Low Drift
Low Power: 2.0 mA Quiescent Current
Low Offset: 1 mV
PRODUCT DESCRIPTION
CT
CT
VS
DRIVER
OSC
AD654
FOUT
LOGIC
COMMON
RT
+VIN
REV. C
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
AD654SPECIFICATIONS
Model
CURRENT-TO-FREQUENCY CONVERTER
Frequency Range
Nonlinearity1
fMAX = 250 kHz
fMAX = 500 kHz
Full-Scale Calibration Error
C = 390 pF, IIN = 1.000 mA
vs. Supply (fMAX 250 kHz)
VS = +4.75 V to +5.25 V
VS = +5.25 V to +16.5 V
vs. Temp (0C to +70C)
ANALOG INPUT AMPLIFIER
(Voltage-to-Current Converter)
Voltage Input Range
Single Supply
Dual Supply
Input Bias Current
(Either Input)
Input Offset Current
Input Resistance (Noninverting)
Input Offset Voltage
vs. Supply
VS = +4.75 V to +5.25 V
VS = +5.25 V to +16.5 V
vs. Temp (0C to +70C)
OUTPUT INTERFACE (Open Collector Output)
(Symmetrical Square Wave)
Output Sink Current in Logic 02
VOUT = 0.4 V max, +25C
VOUT = 0.4 V max, 0C to +70C
Output Leakage Current in Logic 1
0C to +70C
Logic Common Level Range
Rise/Fall Times (CT = 0.01 F)
IIN = 1 mA
IIN = 1 A
POWER SUPPLY
Voltage, Rated Performance
Voltage, Operating Range
Single Supply
Dual Supply
Quiescent Current
VS (Total) = 5 V
VS (Total) = 30 V
TEMPERATURE RANGE
Operating Range
(TA = +25C and VS (total) = 5 V to 16.5 V, unless otherwise noted. All testing done
@ VS = +5 V.)
Min
AD654JN/JR
Typ
Max
Units
500
kHz
0.1
0.4
%
%
+10
0.40
0.10
%/V
%/V
ppm/C
(+VS 4)
(+VS 4)
V
V
30
5
250
0.5
50
nA
nA
M
mV
0.1
0.03
4
0.25
0.1
0
0.06
0.20
10
0.20
0.05
50
0
VS
10
5
20
10
10
50
VS
1.0
100
500
(+VS 4)
mV/V
mV/V
V/C
mA
mA
nA
nA
V
s
s
0.2
1
4.5
16.5
4.5
5
36
18
V
V
2.5
3.0
mA
mA
+85
1.5
2.0
40
NOTES
1
At f MAX = 250 kHz; R T = 1 k, C T = 390 pF, IIN = 0 mA1 mA.
1
At f MAX = 500 kHz; R T = 1 k, C T = 200 pF, IIN = 0 mA1 mA.
2
The sink current is the amount of current that can flow into Pin 1 of the AD654 while maintaining a maximum voltage of 0.4 V between Pin 1 and Logic Common.
Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min
and max specifications are guaranteed, although only those shown in boldface are tested on all production units.
Specifications subject to change without notice.
REV. C
AD654
ABSOLUTE MAXIMUM RATINGS
Parameter
Total Supply Voltage +VS to VS
Maximum Input Voltage
(Pins 3, 4) to VS
Maximum Output Current
Instantaneous
Sustained
Logic Common to VS
Storage Temperature Range
Rating
36 V
300 mV to +VS
50 mA
25 mA
500 mV to (+VS 4)
65C to +150C
ESD CAUTION
Rev. C | Page 3
AD654
CIRCUIT OPERATION
RPU
+VLOGIC
CT
VIN
FOUT
OPTIONAL
RCOMP
RPU
OPTIONAL
RCOMP
OSC/
DRIVER
FOUT
FOUT =
OSC/
DRIVER
FOUT =
AD654
VIN
VIN
R1
AD654
R2
VIN
(10V) (R1 + R2) CT
CR1
R1
R2
+VLOGIC
CT
VS
(0V TO 15V)
CR1
VS
(0V TO 15V)
OFFSET CALIBRATION
(OPTIONAL)
C
VIN
AD654
RCOMP
R1
R2
REV. C
AD654
(OPTIONAL)
C
AD654
RCOMP
R1
VIN
R2
AD654
VIN
AD654
R4
392V
10kV
R3
1kV
IS
ROFF2
20V 5kV
8.25kV
R1
100V
ROFF1
10kV
1mA
FS
IR
*
ROFF
100kV
60.6V
60.6V
8.25kV
5kV
R1
10kV
+5V
R3
10kV
AD589
5V
R2
10kV
f =
R5
100kV
60.6V
R4
10kV
*OPTIONAL
OFFSET TRIM
AD654
IS
(20V) CT
10kV
VIN
f=
IS
(20 V ) CT
AD654
and insure the supply, source and load are appropriate. If provision
is made to trim offset, begin by setting the input to 1/10,000 of
full scale. Adjust the offset pot until the output is 1/10,000 of
full scale (for example, 25 Hz for a FS of 250 kHz). This is most
easily accomplished using a frequency meter connected to the
output. The FS input should then be applied and the gain pot
should be adjusted until the desired FS frequency is indicated.
INPUT PROTECTION
0.1mF
6
5
+5V
AD654
RPU
GND
1
fOUT
DIGITAL
P.S.
4
RT
AGND
VIN
The output stages design allows easy interfacing to all digital logic
families. The output NPN transistors emitter and collector are
both uncommitted. The emitter can be tied to any voltage between
VS and 4 volts below +VS, and the open collector can be pulled
up to a voltage 36 volts above the emitter regardless of +VS. The
high power output stage can sink over 10 mA at a maximum
saturation voltage of 0.4 V. The stage limits the output current
at 25 mA and can handle this limit indefinitely without damaging the device.
NONLINEARITY SPECIFICATION
10
MAXIMUM NONLINEARITY %
AD654
IIN
fAMB = 408C
1
0.5
fAMB = 08C TO +858C
0.10
0.05
MBD101
0.01
10
150
250
350
FULL-SCALE FREQUENCY kHz
500
DECOUPLING
REV. C
AD654
1N4148
R1
R2
1mF
R4
RT
VS
(10V TO 15V)
R3
+
AD654
AD589
140V
OSC/
DRIVER
Q1
2N3906
1mA/kV
CMOS
OUTPUT
RS
AD592
CT
0.01mF
R5
f=
TTL
OUTPUT
(1 LOAD)
R6
220V
IT
(10V) CT
RS ()
RL ()
10 V
15 V
270
680
1.8k
2.7k
A popular method of isolated signal coupling is via optoelectronic isolators, or optocouplers. In this type of device, the signal is
coupled from an input LED to an output photo-transistor, with
light as the connecting medium. This technique allows dc to be
transmitted, is extremely useful in overcoming ground loop
problems between equipment, and is applicable over a wide
range of speeds and power.
Figure 9 shows a general purpose isolated V/F circuit using a
low cost 4N37 optoisolator. A +5 V power supply is assumed for
both the isolated (+5 V isolated) and local (+5 V local) supplies.
The input LED of the isolator is driven from the collector output of the AD654, with a 9 mA current level established by R1
for high speed, as well as for a 100% current transfer ratio.
Table I.
+VS
5V
(ISOLATED)
Table II.
5V
(LOCAL)
R1
390V
4N37
OPTO-ISOLATOR
(+VS ) R1 () R2 () R3 () R4 () R5 ()
100k
100k
127k
127k
C 10 V
15 V
6.49k
12.7k
4.02k
4.02k
1k
1k
95.3k
78.7k
22.6k F = 10 Hz/C
36.5k
F 10 V
15 V
6.49k
12.7k
4.42k
4.42k
1k
1k
154k
105k
10 V
15 V
GRN
LED
F = 10 Hz/K
AD654
VIN
(0V TO 1V)
At the V/F end, the AD592C temperature transducer is interfaced with the AD654 in such a manner that the AD654 output
frequency is proportional to temperature. The output frequency
can be sealed and offset from K to C or F using the resistor
REV. C
74LS14
OSC/
DRIVER
R2
120V
RT
1kV
CT
1000pF
ISOLATED
LOCAL
R3
270V
Q1
2N3904
V/F OUTPUT
FS = 100kHz
TTL
AD654
At the receiver side, the output transistor is operated in the
photo-transistor mode; that is with the base lead (Pin 6) open.
This allows the highest possible output current. For reasonable
speed in this mode, it is imperative that the load impedance be
as low as possible. This is provided by the single transistor stage
current-to-voltage converter, which has a dynamic load impedance of less than 10 ohms and interfaces with TTL at the output.
Longer count periods not only result in the count having more
resolution, they also serve as an integration of noisy analog signals.
For example, a normal-mode 60 Hz sine wave riding on the input
of the AD654 will result in the output frequency increasing on
the positive half of the sine wave and decreasing on the negative
half of the sine wave. This effect is cancelled by selecting a count
period equal to an integral number of noise signal periods. A
100 ms count period is effective because it not only has an integral number of 60 Hz cycles (6), it also has an integral number
of 50 Hz cycles (5). This is also true of the 1 second and 10 second count period.
5V
1kV
825V
500V
AD654
1000pF
6
5
VIN
(0V TO 1V)
1kV
DI PIN 30
AIN
40
HOLD
39
10kV
NC
37
OSL JN
36
OSL OUT
35
NC
34
30kV
FUNCTION
dp
5V
22MV
5V
33
ICM7226A
10
11
D1
30
12
GND
D2
29
13
D3
28
14
D4
27
15
D5
26
16
V+
25
17
D6
24
18
D7
23
19
D8
22
20
RANGE
21
39pF
39pF
32
31
5V
5V
5V
D1 (10ms)
10kV
D2 (100ms)
D3 (1s)
D4 (10s)
D.P.
10MHz
CRYSTAL
38
LED
OVERFLOW
INDICATOR
D8
D7
D6
D5
D4
D3
D2
D1
NC = NO CONNECT
REV. C
AD654
5V
VCC
20pF
FREQUENCY DOUBLING
GND
VDD
VSS
P10
XTAL1
20pF
PORT 1
6MHz
P17
XTAL2
1mF
P20
RESET
EA
NC
PORT 2
8048
SS
P27
INT
DB0
T0
DB7
T1
ALE PSEN PROG WR
NC
BUS
PORT
RD
The use of R4, C1 and the XOR gate doubles this 200 kHz
output frequency to 400 kHz. The AD654 output transistor is
basically used as a switch, switching capacitor C1 between a
charging mode and a discharging mode of operation. The voltages
seen at the input of the 74LS86 are shown in the waveform diagram. Due to the difference in the charge and discharge time
constants, the output pulse widths of the 74LS86 are not equal.
The output pulse is wider when the capacitor is charging due to
its longer rise time than fall time. The pulses should therefore be
counted on their rising, rather than falling, edges.
NC
NC = NO CONNECT
5V
10kV
1
2
AD654
1000pF
1kV
825V
1%
VIN
(0V TO 1V)
500V
RPU
2.87kV
AD654
R1
R2
8.06kV 2kV
OSC/
DRIVER
R4
1kV
C1
1000pF
VIN
(0V TO 10V)
R3
1kV
RT
1kV
CT
500pF
TRANSISTOR
OFF
ON
V
0
V
0
5
0
WAVEFORM DIAGRAM
REV. C
74LS86
C
V/F OUTPUT
FS = 400MHz
AD654
+15V
10mF
+5V
+15V
MINIMUM
DISTANCE
0.1mF
V1
2
+
VIN
(0V TO 1V)
10mF
+
V4
R7
8.2V
V3
A3-c
V2
A2
LM360
10mF
Q2
RT = 1kV
68kV
J270
CT
100pF
1kV
0.1mF
Q1
AD654
A3 = 74LS86
A3-d
68kV
0.1mF
J270
18V
A3-a
5.9kV
1%
(32)
MINIMUM
DISTANCE
A3-b
470pF
0.1mF
A
10mF
5V
The net result of this is a very high speed circuit which does not
compromise the AD654 dynamic range. This is a result of the FET
buffers typically having only a few pA of bias current. The high
end dynamic range is limited, however, by parasitic package and
layout capacitances in shunt with CT, as well as those from each node
to ac ground. Minimizing the lead length between A26/A27 and
Q1/Q2 in PC layout will help. A ground plane will also help
stability. Figure 14 shows the waveforms V1V4 found at the
respective points shown in Figure 13.
10
2V
5V
2V
5V
500ns
2V
V1
100
90
2V
V2
0
5V
V3
10
0%
5V
V4
REV. C
AD654
OUTLINE DIMENSIONS
0.400 (10.16)
0.365 (9.27)
0.355 (9.02)
8
0.280 (7.11)
0.250 (6.35)
0.240 (6.10)
0.100 (2.54)
BSC
0.325 (8.26)
0.310 (7.87)
0.300 (7.62)
0.060 (1.52)
MAX
0.210 (5.33)
MAX
0.015
(0.38)
MIN
0.150 (3.81)
0.130 (3.30)
0.115 (2.92)
SEATING
PLANE
0.022 (0.56)
0.018 (0.46)
0.014 (0.36)
0.195 (4.95)
0.130 (3.30)
0.115 (2.92)
0.015 (0.38)
GAUGE
PLANE
0.014 (0.36)
0.010 (0.25)
0.008 (0.20)
0.430 (10.92)
MAX
0.005 (0.13)
MIN
0.070 (1.78)
0.060 (1.52)
0.045 (1.14)
070606-A
5.00 (0.1968)
4.80 (0.1890)
5
4
1.27 (0.0500)
BSC
0.25 (0.0098)
0.10 (0.0040)
COPLANARITY
0.10
SEATING
PLANE
6.20 (0.2441)
5.80 (0.2284)
1.75 (0.0688)
1.35 (0.0532)
0.51 (0.0201)
0.31 (0.0122)
0.50 (0.0196)
0.25 (0.0099)
8
0
0.25 (0.0098)
0.17 (0.0067)
1.27 (0.0500)
0.40 (0.0157)
Rev. C | Page 11
45
012407-A
4.00 (0.1574)
3.80 (0.1497)
AD654
ORDERING GUIDE
Model1
AD654JN
AD654JNZ
AD654JNZ/+
AD654JR
AD654JR-REEL
AD654JR-REEL7
AD654JRZ
AD654JRZ-REEL
AD654JRZ-REEL7
1
Temperature Range
40C to +85C
40C to +85C
40C to +85C
40C to +85C
40C to +85C
40C to +85C
40C to +85C
40C to +85C
40C to +85C
Package Description
8-Lead PDIP
8-Lead PDIP
8-Lead PDIP
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
8-Lead SOIC_N
REVISION HISTORY
7/13Rev. B to Rev. C
Added ESD Caution and Stresses Paragraph ................................ 3
Updated Outline Dimensions ....................................................... 11
Changes to Ordering Guide .......................................................... 11
12/99Rev. A to Rev. B
Rev. C | Page 12
Package Option
N-8
N-8
N-8
R-8
R-8
R-8
R-8
R-8
R-8