Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                

RFG70N06, RFP70N06, RF1S70N06

Download as pdf or txt
Download as pdf or txt
You are on page 1of 8

RFG70N06, RFP70N06, RF1S70N06,

RF1S70N06SM
Data Sheet February 2005

70A, 60V, 0.014 Ohm, N-Channel Power Features


MOSFETs • 70A, 60V
These are N-Channel power MOSFETs manufactured using
• rDS(on) = 0.014Ω
the MegaFET process. This process, which uses feature
sizes approaching those of LSI circuits, gives optimum • Temperature Compensated PSPICE® Model
utilization of silicon, resulting in outstanding performance. • Peak Current vs Pulse Width Curve
They were designed for use in applications such as
switching regulators, switching converters, motor drivers and • UIS Rating Curve (Single Pulse)
relay drivers. These transistors can be operated directly from • 175oC Operating Temperature
integrated circuits.
• Related Literature
Formerly developmental type TA78440. - TB334 “Guidelines for Soldering Surface Mount
Components to PC Boards”
Ordering Information
Symbol
PART NUMBER PACKAGE BRAND
D
RFG70N06 TO-247 RFG70N06

RFP70N06 TO-220AB RFP70N06


G
RF1S70N06 TO-262AA F1S70N06

RF1S70N06SM TO-263AB F1S70N06 S


NOTE: When ordering use the entire part number. Add the suffix 9A to
obtain the TO-263AB variant in tape and reel, e.g. RF1S70N06SM9A.

Packaging
JEDEC STYLE TO-247 JEDEC TO-263AB
SOURCE
DRAIN
GATE
DRAIN DRAIN
(BOTTOM GATE (FLANGE)
SIDE METAL)
SOURCE

JEDEC TO-220AB JEDEC TO-262AA

SOURCE
SOURCE DRAIN
DRAIN DRAIN GATE
GATE
DRAIN (FLANGE)
(FLANGE)

©2005 Fairchild Semiconductor Corporation RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM Rev. D


RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM

Absolute Maximum Ratings TC = 25oC, Unless Otherwise Specified


RFG70N06, RFP70N06
RF1S70N06, RF1S70N06SM UNITS
Drain to Source Voltage (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VDSS 60 V
Drain to Gate Voltage (RGS = 20kΩ) (Note 1) . . . . . . . . . . . . . . . . . . . . . . . . VDGR 60 V
Continuous Drain Current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ID 70 A
Pulsed Drain Current (Note 3) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .IDM Refer to Peak Current Curve
Gate to Source Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . VGS ±20 V
Single Pulse Avalanche Rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . EAS Refer to UIS Curve A
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . PD 150 W
Linear Derating Factor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.0 W/oC
Operating and Storage Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . TJ, TSTG -55 to 175 oC
Maximum Temperature for Soldering
Leads at 0.063in (1.6mm) from Case for 10s. . . . . . . . . . . . . . . . . . . . . . . . . .TL 300 oC
Package Body for 10s, See Techbrief 334 . . . . . . . . . . . . . . . . . . . . . . . . . . Tpkg 260 oC

CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:
1. TJ = 25oC to 150oC.

Electrical Specifications TC = 25oC, Unless Otherwise Specified

PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNITS


Drain to Source Breakdown Voltage BVDSS ID = 250µA, VGS = 0V (Figure 11) 60 - - V
Gate Threshold Voltage VGS(TH) VGS = VDS, ID = 250µA (Figure 10) 2 - 4 V
Zero Gate Voltage Drain Current IDSS VDS = 60V, VGS = 0V - - 1 µA
VDS = 0.8 x Rated BVDSS, TC = 150oC - - 25 µA
Gate to Source Leakage Current IGSS VGS = ±20V - - ±100 nA
Drain to Source On Resistance (Note 2) rDS(ON) ID = 70A, VGS = 10V (Figure 9) - - 0.014 Ω
Turn-On Time t(ON) VDD = 30V, ID ≈ 70A, RL = 0.43Ω, - - 190 ns
VGS = 10V, RGS = 2.5Ω
Turn-On Delay Time td(ON) - 10 - ns
(Figure 13)
Rise Time tr - 137 - ns
Turn-Off Delay Time td(OFF) - 32 - ns
Fall Time tf - 24 - ns
Turn-Off Time t(OFF) - - 73 ns
Total Gate Charge Qg(TOT) VGS = 0V to 20V VDD = 48V, ID = 70A, - 120 156 nC
RL = 0.68Ω
Gate Charge at 10V Qg(10) VGS = 0V to 10V - 65 85 nC
Ig(REF) = 2.2mA
Threshold Gate Charge Qg(TH) VGS = 0V to 2V (Figure 13) - 5.0 6.5 nC
Input Capacitance CISS VDS = 25V, VGS = 0V, f = 1MHz - 2250 - pF
(Figure 12)
Output Capacitance COSS - 792 - pF
Reverse Transfer Capacitance CRSS - 206 - pF
Thermal Resistance, Junction to Case RθJC - - 1.0 oC/W

Thermal Resistance, Junction to Ambient RθJA TO-220 and TO-263 - - 62 oC/W

TO-247 - - 30 oC/W

Source to Drain Diode Specifications


PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNITS

Source to Drain Diode Voltage VSD ISD = 70A - 1.5 V

Reverse Recovery Time trr ISD = 70A, dISD/dt = 100A/µs - 52 ns

NOTES:
2. Pulse test: pulse width ≤300ms, duty cycle ≤2%.
3. Repetitive rating: pulse width is limited by maximum junction temperature. See Transient Thermal Impedance curve (Figure 3) and Peak Current
Capability Curve (Figure 5).

©2005 Fairchild Semiconductor Corporation RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM Rev. D


RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM

Typical Performance Curves TC = 25oC, Unless Otherwise Specified

1.2 80
POWER DISSIPATION MULTIPLIER

70
1.0

ID, DRAIN CURRENT (A)


60
0.8
50

0.6 40

30
0.4
20
0.2
10

0 0
0 25 50 75 100 125 150 175 25 50 75 100 125 150 175
TC , CASE TEMPERATURE (oC) TC, CASE TEMPERATURE (oC)

FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs
TEMPERATURE CASE TEMPERATURE

0.5
THERMAL IMPEDANCE
Zθ JC, NORMALIZED

0.2
PDM
0.1 0.1

0.05
t1
t2
0.02
0.01 NOTES:
DUTY FACTOR: D = t1/t2
SINGLE PULSE PEAK TJ = PDM x Zθ JC x Rθ JC + TC
0.01
10-5 10-4 10-3 10-2 10-1 100 101
t, RECTANGULAR PULSE DURATION (s)

FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE

500 1000
TC = 25oC
FOR TEMPERATURES
ABOVE 25oC DERATE PEAK
100µs
IDM, PEAK CURRENT (A)
ID, DRAIN CURRENT (A)

100 CURRENT AS FOLLOWS:

 175 – T C
I = I25  ----------------------
-
 150 
1ms
OPERATION IN THIS
AREA MAY BE VGS = 10V
10 LIMITED BY rDS(ON) 10ms

100 TRANSCONDUCTANCE
TC = 25oC
TJ = MAX RATED MAY LIMIT CURRENT
SINGLE PULSE IN THIS REGION
1 50
1 10 100
10-5 10-4 10-3 10-2 10-1 100 101
VDS, DRAIN TO SOURCE VOLTAGE (V) t, PULSE WIDTH (s)

FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 5. PEAK CURRENT CAPABILITY

©2005 Fairchild Semiconductor Corporation RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM Rev. D


RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM

Typical Performance Curves TC = 25oC, Unless Otherwise Specified (Continued)

300 200
If R = 0
tAV = (L)(IAS)/(1.3*RATED BVDSS - VDD) VGS = 20V VGS = 10V VGS = 8V VGS = 7V
If R ≠ 0
IAS, AVALANCHE CURRENT (A)

tAV = (L/R) ln [(IAS*R)/(1.3*RATED BVDSS-VDD) +1] 160

ID, DRAIN CURRENT (A)


100
STARTING TJ = 25oC PULSE DURATION = 80µs
120 DUTY CYCLE = 0.5% MAX
TC = 25oC

80 VGS = 6V

VGS = 5V
STARTING TJ = 150oC 40
VGS = 4.5V
10 0
0.01 0.1 1 10 0 1 2 3 4 5
tAV, TIME IN AVALANCHE (ms) VDS, DRAIN TO SOURCE VOLTAGE (V)

NOTE: Refer to Fairchild Application Notes AN9321 and AN9322.


FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY FIGURE 7. SATURATION CHARACTERISTICS

200 2.5
IDS(ON), DRAIN TO SOURCE CURRENT (A)

PULSE DURATION = 80µs PULSE DURATION = 250µs


DUTY CYCLE = 0.5% MAX DUTY CYCLE = 0.5% MAX
VDD = 15V -55oC 25oC NORMALIZED DRAIN TO SOURCE VGS = 10V, ID = 70A
160 2
175oC
ON RESISTANCE

120 1.5

80 1

40 0.5

0 0
0 2 4 6 8 10 -80 -40 0 40 80 120 160 200
VGS, GATE TO SOURCE VOLTAGE (V) TJ, JUNCTION TEMPERATURE (oC)

FIGURE 8. TRANSFER CHARACTERISTICS FIGURE 9. NORMALIZED DRAIN TO SOURCE ON


RESISTANCE vs JUNCTION TEMPERATURE

2.0 2.0
VGS = VDS, ID = 250µA ID = 250µA
NORMALIZED DRAIN TO SOURCE
BREAKDOWN VOLTAGE

1.5 1.5
THRESHOLD VOLTAGE
NORMALIZED GATE

1.0 1.0

0.5 0.5

0 0
-80 -40 0 40 80 120 160 200 -80 -40 0 40 80 120 160 200
TJ, JUNCTION TEMPERATURE (oC) TJ, JUNCTION TEMPERATURE (oC)

FIGURE 10. NORMALIZED GATE THRESHOLD VOLTAGE vs FIGURE 11. NORMALIZED DRAIN TO SOURCE BREAKDOWN
JUNCTION TEMPERATURE VOLTAGE vs JUNCTION TEMPERATURE

©2005 Fairchild Semiconductor Corporation RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM Rev. D


RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM

Typical Performance Curves TC = 25oC, Unless Otherwise Specified (Continued)

5000 60 10

VDS, DRAIN TO SOURCE VOLTAGE (V)

VGS, GATE TO SOURCE VOLTAGE (V)


VGS = 0V, f = 1MHz
CISS = CGS + CGD
4000 CRSS = CGD VDD = BVDSS VDD = BVDSS
COSS ≈ CDS + CGS 45 7.5
C, CAPACITANCE (pF)

CISS

3000 RL = 0.86Ω
IG(REF) = 2.2mA
30 5
VGS = 10V
2000
0.75 BVDSS
0.50 BVDSS
COSS 0.25 BVDSS
15 2.5
1000

CRSS
0 0 0
0 5 10 15 20 25 I I
20 G(REF) t, TIME (µs) 80 G(REF)
VDS, DRAIN TO SOURCE VOLTAGE (V) IG(ACT) IG(ACT)

NOTE: Refer to Fairchild Application Notes AN7254 and AN7260.


FIGURE 12. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE FIGURE 13. NORMALIZED SWITCHING WAVEFORMS FOR
CONSTANT GATE CURRENT

Test Circuits and Waveforms


VDS
BVDSS

L tP
VDS

VARY tP TO OBTAIN IAS


+ VDD
REQUIRED PEAK IAS RG
VDD
VGS -
DUT

tP
0V IAS
0
0.01Ω
tAV

FIGURE 14. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 15. UNCLAMPED ENERGY WAVEFORMS

tON tOFF

td(ON) td(OFF)
VDS
tr tf
VDS
90% 90%
RL
VGS

+ 10% 10%
VDD 0
-
DUT 90%
RGS
VGS 50% 50%
PULSE WIDTH
VGS 10%
0

FIGURE 16. SWITCHING TIME TEST CIRCUIT FIGURE 17. SWITCHING WAVEFORMS

©2005 Fairchild Semiconductor Corporation RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM Rev. D


RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM

Test Circuits and Waveforms (Continued)

VDS
RL VDD Qg(TOT)

VDS
VGS = 20V

VGS Qg(10)
+
VDD VGS VGS = 10V
-

DUT VGS = 2V
Ig(REF) 0
Qg(TH)

Ig(REF)
0

FIGURE 18. GATE CHARGE TEST CIRCUIT FIGURE 19. GATE CHARGE WAVEFORM

©2005 Fairchild Semiconductor Corporation RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM Rev. D


RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM

PSPICE Electrical Model


.SUBCKT RFG70N06 2 1 3 ; rev 3/20/92
CA 12 8 5.56e-9 RLDRAIN
CB 15 14 5.30e-9 DPLCAP 5
CIN 6 8 2.63e-9 10 2
DRAIN
LDRAIN
DBODY 7 5 DBDMOD
DBREAK 5 11 DBKMOD RSCL2 RSCL1
DBREAK
DPLCAP 10 5 DPLCAPMOD + 51
5
51 ESCL
EBREAK 11 7 17 18 65.18
- 50 11 DBODY
EDS 14 8 5 8 1
6 RDRAIN +
EGS 13 8 6 8 1 ESG EBREAK 17
8 16
ESG 6 10 6 8 1 + 18
VTO
EVTO 20 6 18 8 1 RLGATE - +
MOS2
-
EVTO 21
GATE
IT 8 17 1 1
9 20 +
18 - 6
MOS1
8
RGATE
LDRAIN 2 5 1e-9 LGATE RIN CIN
RLSOURCE
LGATE 1 9 3.10e-9
8 RSOURCE 7
LSOURCE 3 7 1.82e-9
3
SOURCE
MOS1 16 6 8 8 MOSMOD M = 0.99 LSOURCE
S1A S2A
MOS2 16 21 8 8 MOSMOD M = 0.01
12 15 RBREAK
13 14
17 18
RBREAK 17 18 RBKMOD 1 8 13
RDRAIN 50 16 RDSMOD 4.66e-3 S1B S2B RVTO
RLDRAIN 2 5 10 13
CA CB 19
RGATE 9 20 1.21 14 IT
+ +
RLGATE 1 9 31 VBAT
6 5
RIN 6 8 1e9 EGS EDS +
8 8
RSOURCE 8 7 RDSMOD 3.92e-3 - -
RLSOURCE 3 7 18.2
RVTO 18 19 RVTOMOD 1

S1A 6 12 13 8 S1AMOD
S1B 13 12 13 8 S1BMOD
S2A 6 15 14 13 S2AMOD
S2B 13 15 14 13 S2BMOD

VBAT 8 19 DC 1
VTO 21 6 0.605

.MODEL DBDMOD D (IS = 7.91e-12 RS = 3.87e-3 TRS1 = 2.71e-3 TRS2 = 2.50e-7 CJO = 4.84e-9 TT = 4.51e-8)
.MODEL DBKMOD D (RS = 3.9e-2 TRS1 =1.05e-4 TRS2 = 3.11e-5)
.MODEL DPLCAPMOD D (CJO = 4.8e-9 IS = 1e-30 N = 10)
.MODEL MOSMOD NMOS (VTO = 3.46 KP = 47 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u)
.MODEL RBKMOD RES (TC1 = 8.46e-4 TC2 = -8.48e-7)
.MODEL RDSMOD RES (TC1 = 2.23e-3 TC2 = 6.56e-6)
.MODEL RVTOMOD RES (TC1 = -3.29e-3 TC2 = 3.49e-7)
.MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -8.35 VOFF= -6.35)
.MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -6.35 VOFF= -8.35)
.MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.0 VOFF= 3.0)
.MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 3.0 VOFF= -2.0)

.ENDS

NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-circuit for the Power MOSFET Featuring Global
Temperature Options; written by William J. Hepp and C. Frank Wheatley.

©2005 Fairchild Semiconductor Corporation RFG70N06, RFP70N06, RF1S70N06, RF1S70N06SM Rev. D


TRADEMARKS
The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is
not intended to be an exhaustive list of all such trademarks.
ACEx™ FAST IntelliMAX™ POP™ SPM™
ActiveArray™ FASTr™ ISOPLANAR™ Power247™ Stealth™
Bottomless™ FPS™ LittleFET™ PowerEdge™ SuperFET™
CoolFET™ FRFET™ MICROCOUPLER™ PowerSaver™ SuperSOT™-3
CROSSVOLT™ GlobalOptoisolator™ MicroFET™ PowerTrench SuperSOT™-6
DOME™ GTO™ MicroPak™ QFET SuperSOT™-8
EcoSPARK™ HiSeC™ MICROWIRE™ QS™ SyncFET™
E2CMOS™ I2C™ MSX™ QT Optoelectronics™ TinyLogic
EnSigna™ i-Lo™ MSXPro™ Quiet Series™ TINYOPTO™
FACT™ ImpliedDisconnect™ OCX™ RapidConfigure™ TruTranslation™
FACT Quiet Series™ OCXPro™ RapidConnect™ UHC™
Across the board. Around the world.™ OPTOLOGIC
 µSerDes™ UltraFET
The Power Franchise OPTOPLANAR™ SILENT SWITCHER UniFET™
Programmable Active Droop™ PACMAN™ SMART START™ VCX™
DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY
ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT
CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

LIFE SUPPORT POLICY

FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.
As used herein:
1. Life support devices or systems are devices or 2. A critical component is any component of a life
systems which, (a) are intended for surgical implant into support device or system whose failure to perform can
the body, or (b) support or sustain life, or (c) whose be reasonably expected to cause the failure of the life
failure to perform when properly used in accordance support device or system, or to affect its safety or
with instructions for use provided in the labeling, can be effectiveness.
reasonably expected to result in significant injury to the
user.
PRODUCT STATUS DEFINITIONS

Definition of Terms

Datasheet Identification Product Status Definition

Advance Information Formative or This datasheet contains the design specifications for
In Design product development. Specifications may change in
any manner without notice.

Preliminary First Production This datasheet contains preliminary data, and


supplementary data will be published at a later date.
Fairchild Semiconductor reserves the right to make
changes at any time without notice in order to improve
design.

No Identification Needed Full Production This datasheet contains final specifications. Fairchild
Semiconductor reserves the right to make changes at
any time without notice in order to improve design.

Obsolete Not In Production This datasheet contains specifications on a product


that has been discontinued by Fairchild semiconductor.
The datasheet is printed for reference information only.

Rev. I15

You might also like