RFG70N06, RFP70N06, RF1S70N06
RFG70N06, RFP70N06, RF1S70N06
RFG70N06, RFP70N06, RF1S70N06
RF1S70N06SM
Data Sheet February 2005
Packaging
JEDEC STYLE TO-247 JEDEC TO-263AB
SOURCE
DRAIN
GATE
DRAIN DRAIN
(BOTTOM GATE (FLANGE)
SIDE METAL)
SOURCE
SOURCE
SOURCE DRAIN
DRAIN DRAIN GATE
GATE
DRAIN (FLANGE)
(FLANGE)
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
1. TJ = 25oC to 150oC.
TO-247 - - 30 oC/W
NOTES:
2. Pulse test: pulse width ≤300ms, duty cycle ≤2%.
3. Repetitive rating: pulse width is limited by maximum junction temperature. See Transient Thermal Impedance curve (Figure 3) and Peak Current
Capability Curve (Figure 5).
1.2 80
POWER DISSIPATION MULTIPLIER
70
1.0
0.6 40
30
0.4
20
0.2
10
0 0
0 25 50 75 100 125 150 175 25 50 75 100 125 150 175
TC , CASE TEMPERATURE (oC) TC, CASE TEMPERATURE (oC)
FIGURE 1. NORMALIZED POWER DISSIPATION vs CASE FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs
TEMPERATURE CASE TEMPERATURE
0.5
THERMAL IMPEDANCE
Zθ JC, NORMALIZED
0.2
PDM
0.1 0.1
0.05
t1
t2
0.02
0.01 NOTES:
DUTY FACTOR: D = t1/t2
SINGLE PULSE PEAK TJ = PDM x Zθ JC x Rθ JC + TC
0.01
10-5 10-4 10-3 10-2 10-1 100 101
t, RECTANGULAR PULSE DURATION (s)
500 1000
TC = 25oC
FOR TEMPERATURES
ABOVE 25oC DERATE PEAK
100µs
IDM, PEAK CURRENT (A)
ID, DRAIN CURRENT (A)
175 – T C
I = I25 ----------------------
-
150
1ms
OPERATION IN THIS
AREA MAY BE VGS = 10V
10 LIMITED BY rDS(ON) 10ms
100 TRANSCONDUCTANCE
TC = 25oC
TJ = MAX RATED MAY LIMIT CURRENT
SINGLE PULSE IN THIS REGION
1 50
1 10 100
10-5 10-4 10-3 10-2 10-1 100 101
VDS, DRAIN TO SOURCE VOLTAGE (V) t, PULSE WIDTH (s)
FIGURE 4. FORWARD BIAS SAFE OPERATING AREA FIGURE 5. PEAK CURRENT CAPABILITY
300 200
If R = 0
tAV = (L)(IAS)/(1.3*RATED BVDSS - VDD) VGS = 20V VGS = 10V VGS = 8V VGS = 7V
If R ≠ 0
IAS, AVALANCHE CURRENT (A)
80 VGS = 6V
VGS = 5V
STARTING TJ = 150oC 40
VGS = 4.5V
10 0
0.01 0.1 1 10 0 1 2 3 4 5
tAV, TIME IN AVALANCHE (ms) VDS, DRAIN TO SOURCE VOLTAGE (V)
200 2.5
IDS(ON), DRAIN TO SOURCE CURRENT (A)
120 1.5
80 1
40 0.5
0 0
0 2 4 6 8 10 -80 -40 0 40 80 120 160 200
VGS, GATE TO SOURCE VOLTAGE (V) TJ, JUNCTION TEMPERATURE (oC)
2.0 2.0
VGS = VDS, ID = 250µA ID = 250µA
NORMALIZED DRAIN TO SOURCE
BREAKDOWN VOLTAGE
1.5 1.5
THRESHOLD VOLTAGE
NORMALIZED GATE
1.0 1.0
0.5 0.5
0 0
-80 -40 0 40 80 120 160 200 -80 -40 0 40 80 120 160 200
TJ, JUNCTION TEMPERATURE (oC) TJ, JUNCTION TEMPERATURE (oC)
FIGURE 10. NORMALIZED GATE THRESHOLD VOLTAGE vs FIGURE 11. NORMALIZED DRAIN TO SOURCE BREAKDOWN
JUNCTION TEMPERATURE VOLTAGE vs JUNCTION TEMPERATURE
5000 60 10
CISS
3000 RL = 0.86Ω
IG(REF) = 2.2mA
30 5
VGS = 10V
2000
0.75 BVDSS
0.50 BVDSS
COSS 0.25 BVDSS
15 2.5
1000
CRSS
0 0 0
0 5 10 15 20 25 I I
20 G(REF) t, TIME (µs) 80 G(REF)
VDS, DRAIN TO SOURCE VOLTAGE (V) IG(ACT) IG(ACT)
L tP
VDS
tP
0V IAS
0
0.01Ω
tAV
FIGURE 14. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 15. UNCLAMPED ENERGY WAVEFORMS
tON tOFF
td(ON) td(OFF)
VDS
tr tf
VDS
90% 90%
RL
VGS
+ 10% 10%
VDD 0
-
DUT 90%
RGS
VGS 50% 50%
PULSE WIDTH
VGS 10%
0
FIGURE 16. SWITCHING TIME TEST CIRCUIT FIGURE 17. SWITCHING WAVEFORMS
VDS
RL VDD Qg(TOT)
VDS
VGS = 20V
VGS Qg(10)
+
VDD VGS VGS = 10V
-
DUT VGS = 2V
Ig(REF) 0
Qg(TH)
Ig(REF)
0
FIGURE 18. GATE CHARGE TEST CIRCUIT FIGURE 19. GATE CHARGE WAVEFORM
S1A 6 12 13 8 S1AMOD
S1B 13 12 13 8 S1BMOD
S2A 6 15 14 13 S2AMOD
S2B 13 15 14 13 S2BMOD
VBAT 8 19 DC 1
VTO 21 6 0.605
.MODEL DBDMOD D (IS = 7.91e-12 RS = 3.87e-3 TRS1 = 2.71e-3 TRS2 = 2.50e-7 CJO = 4.84e-9 TT = 4.51e-8)
.MODEL DBKMOD D (RS = 3.9e-2 TRS1 =1.05e-4 TRS2 = 3.11e-5)
.MODEL DPLCAPMOD D (CJO = 4.8e-9 IS = 1e-30 N = 10)
.MODEL MOSMOD NMOS (VTO = 3.46 KP = 47 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u)
.MODEL RBKMOD RES (TC1 = 8.46e-4 TC2 = -8.48e-7)
.MODEL RDSMOD RES (TC1 = 2.23e-3 TC2 = 6.56e-6)
.MODEL RVTOMOD RES (TC1 = -3.29e-3 TC2 = 3.49e-7)
.MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -8.35 VOFF= -6.35)
.MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -6.35 VOFF= -8.35)
.MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.0 VOFF= 3.0)
.MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 3.0 VOFF= -2.0)
.ENDS
NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-circuit for the Power MOSFET Featuring Global
Temperature Options; written by William J. Hepp and C. Frank Wheatley.
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY
ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT
CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.
As used herein:
1. Life support devices or systems are devices or 2. A critical component is any component of a life
systems which, (a) are intended for surgical implant into support device or system whose failure to perform can
the body, or (b) support or sustain life, or (c) whose be reasonably expected to cause the failure of the life
failure to perform when properly used in accordance support device or system, or to affect its safety or
with instructions for use provided in the labeling, can be effectiveness.
reasonably expected to result in significant injury to the
user.
PRODUCT STATUS DEFINITIONS
Definition of Terms
Advance Information Formative or This datasheet contains the design specifications for
In Design product development. Specifications may change in
any manner without notice.
No Identification Needed Full Production This datasheet contains final specifications. Fairchild
Semiconductor reserves the right to make changes at
any time without notice in order to improve design.
Rev. I15