Lecture01 Ee620 Intro
Lecture01 Ee620 Intro
Lecture 1: Introduction
Sam Palermo
Analog & Mixed-Signal Center
Texas A&M University
Why Broadband Circuits?
• Broadband circuits are used in many wireline and
wireless communication systems
• Trends in processor design and the growing
demand for digital connectivity are pushing data
rates and bandwidth requirements in these
systems
• In this class, we will study key clocking and
amplifier circuits that enable these
communication systems to scale in performance
2
Class Topics
• Broadband circuit design methodologies
• Clocking circuits
• Phase-Locked Loops (PLLs)
• Clock-and-Data Recovery systems (CDRs)
• Broadband amplifiers
• Transimpedance, limiting, and variable-gain amplifers
3
Analog Circuit Sequence
Pre/Co-Requisite
326
474/704
Optical Interconnects
Circuits & Systems
689 625 720
4
Administrative
• Instructor
• Sam Palermo
• 315E WERC Bldg., 979-845-4114, spalermo@tamu.edu
• Office hours: M 2:30PM-4:00PM & R 4:00PM-5:30PM
• In-person and online via Zoom
• Lectures
• TR 11:10AM-12:15PM
• Videos posted on Canvas
6
Grading
• Exams (50%)
• Two midterm exams (25% each)
• Homework (25%)
• Collaboration is allowed, but independent simulations and write-ups
• Need to setup CADENCE simulation environment
• Turn in via Canvas
• No late homework will be graded
7
Prerequisites
• Circuits
• ECEN474/704 or approval of instructor
• Basic knowledge of CMOS gates, flops, etc…
• Circuit simulation experience (HSPICE, Spectre)
• Systems
• Basic knowledge of s- and z-transforms
• MATLAB experience
8
Simulation Tools
• Matlab
• Cadence
• 90nm CMOS device models
• Can use other technology models if they are a
90nm or more advanced CMOS node
9
Preliminary Schedule
10
High-Speed Electrical Link System
11
10GHz PLL Example
PLL Performance TxPLL RxPLL [Meghelli (IBM) ISSCC 2006]
Min freq (GHz) 8.98 8.96
Max freq (GHz) 13.54 13.47 Measured Jitter Transfer Function
5
Mean freq (GHz) 11.26 11.22
Lock range (GHz) 4.56 4.52
0 (2MHz,-3dB)
G a in (d B )
-5
+/-20.2% +/-20.1%
-10
Fine tune hold range 5.8% 5.8%
-15
-20 0.1
Quarter rate clock phase noise -117.8 -117.7 1 10
12
High-Speed Logic Example:
Divide-by-2 with CML FF
[Razavi]
(2.5Gb/s)
50Ω 2 1
PI PI logic D1
Q-Clock control 8 2 1
D2
In_P I Q
2 1
In_N T-Coil Compensation D3
Phase Edge
2:8 8:16
Network detector
(10Gb/s)
Jitter Tolerance
Receiver Jitter tolerance curve ( BER<1e-9)
1.4
1
- Fully digital loop
Sine Jitter (UI pp)
0
1.00E+05 1.00E+06 1.00E+07 1.00E+08 1.00E+09
Modulation Frequency
Key Features:
• Dual Diff Amps
• Half/Full Amplitude
• Switched R Degen
• 7 Bit Thermometer
• Multi-bit Slewrate
• Glitchless Operation
• Continuous Adjustment
• Optimized with GA
[Sorna (IBM) ISSCC 2005]
Optical Receiver Front-End
[Razavi]
18