Vlsi Design Objective Questions345
Vlsi Design Objective Questions345
c. structured testability
d. LSSD approach
14. Signature analysis techniques are [ ]
a. on chip testing
b. structured testing
c. LSSD testing
d. adhoc testability
15. The manufacturing cost is low by detecting the malfunctioning of chip at a level of[ ]
a. wafer level
b. packaged-chip
c. system level
d. field
16. The tests that are usually carried after chip is manufactured are called [ ]
a. functionality test
b. design verification
c. manufacturing test
d. technology test
17. Generally memories are tested by [ ]
a. self-test
b. full serial scan
c. parallel scan
d. LFSR method
18. In order to reconfogure flip - flops appropriately, it is necessary to be able to include a double
throw switch in the [ ]
a. simple scan path
b. address path
c. control singnal path
d. data path
19. The test access port or TAP controller in a boundry - scan system level testing is a[ ]
a. 16 - state FSM
b. 8 - state register
c. 8 - state interface pins
d. 16 - state NAND gates
20. For a CMOS gate which is the best speed power product?
a. 1.4pJ
b. 1.6pJ
c. 3.4pJ
d. 4.4pJ
ANSWERS:
1 2 3 4 5 6 7 8 9 10
B B A D B D B C B
11 121 13 14 15 16 17 18 19 20
A D B A A A C A D B
VLSI Design Objective Type questions
UNIT-IV :
DATA PATH SUBSYSTEMS & ARRAY SUBSYSTEMS
1. The carry chain in adder is consist with [ ]
a. cross-bar swith
b. transmission gate
c. bus interconncection
d. pass transistors
2. VLSI design of adder element basically requires [ ]
13. Any bit shifted out at one end of data word will be shifted in at the other end of the word is
called [ ]
a. end-around b.end-off c.end-less d.end-on
14. In the VLSI design the data and control signals of a shift register flow in [ ]
a. horizontally and vertically
b. vertically and horizontally
c. both horizontally
d. both vertically
15. The subsystem design is classified as [ ]
a. first level c. bottom level
b. top level d.leaf-cell level
16. The larger system design must be partition into a sub systems design such that [ ]
a. minimum interdependence and inter connection
b. complexity of interconnection
c. maximum interdependence
d. arbitarily chosen
17. To simplify the subsystem design, we generally used the [ ]
a. interdependence c. regular structures
b. complex interconnections d.standard cells
18. System design is generally in the manner of [ ]
a. down-top b.top-down c.bottom level only d.top level only
19. Structured design begins with the concept of [ ]
a. hierarchy
b. down-top design
c. bottom level design
d. complex function design
20. Any general purpose n-bit shifter should be able to shift incoming data by up to number of
places are [ ]
a. n b.2n c.n-1 d.2n-1
21. For a four bit word, a one-bit shift right is equivalent to a [ ]
a. two bit shift left c. one bit shift left
b. three-bit shift left d.four-bit shift left
22. The type of switch used in shifters is [ ]
a. line switch c. crossbar switch
b. transistor type switch d.gate switch
Answers:
1 2 3 4 5 6 7 8 9 10 11 12 13 14
D B A A C B B C C D D C A A
15 16 17 18 19 20 21 22
D A D B C B C D
VLSI Design Objective Type questions