PM6680A
PM6680A
PM6680A
Features
■ 6 V to 36 V input voltage range
■ Adjustable output voltages
■ 5V LDO delivers 100 mA peak current
■ 1.237 V ± 1 % reference voltage available
externally
VFQFPN-32 5X5
■ Current sensing using low side MOSFETs
RDS(on)
■ Valley current sensing
■ Soft-start internally fixed at 2ms
Description
■ Soft output discharge PM6680A is a dual step-down controller
specifically designed to provide extremely high
■ Latched OVP and UVP
efficiency conversion, with loss less current
■ Selectable pulse skipping at light loads sensing technique. The constant on-time
■ Selectable minimum frequency (33 kHz) in architecture assures fast load transient response
pulse skip mode and the embedded voltage feed-forward provides
nearly constant switching frequency operation. An
■ 5mW maximum quiescent power
embedded integrator control loop compensates
■ Independent power good signals the DC voltage error due to the output ripple.
■ Output voltage ripple compensation Pulse skipping technique increases efficiency at
very light load. Moreover a minimum switching
■ Thermal shutdown
frequency of 33 kHz is selectable to avoid audio
noise issues. The PM6680A provides a selectable
Applications switching frequency, allowing three different
values of switching frequencies for the two
■ Embedded computer system switching sections. The output voltages OUT1
■ FPGA system power and OUT2 can be adjusted from 0.9 V to 5 V and
■ Industrial applications on 24 V from 0.9 V to 3.3 V respectively.
■ High performance and high density DC/DC
modules
PM6680A Tube
VFQFPN-32 5X5 (exposed pad)
PM6680ATR Tape and reel
Contents
1 Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
2 Pin settings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
2.1 Connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
2.2 Functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
3 Electrical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
3.1 Maximum rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
3.2 Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
4 Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
6 Application schematic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
7 Device description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
7.1 Constant On time PWM control . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
7.2 Constant On time architecture . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
7.3 Output ripple compensation and loop stability . . . . . . . . . . . . . . . . . . . . . 21
7.4 Pulse skip mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
7.5 No-audible skip mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
7.6 Current limit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
7.7 Soft start and soft end . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
7.8 Gate drivers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
7.9 Reference voltage and bandgap . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
7.10 Internal linear regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
7.11 Power up sequencing and operative modes . . . . . . . . . . . . . . . . . . . . . . . 28
2/48
PM6680A Contents
9 Design guidelines . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
9.1 Switching frequency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
9.2 Inductor selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
9.3 Output capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
9.4 Input capacitors selection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
9.5 Power MOSFETS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
9.6 Closing the integrator loop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
9.7 Other parts design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
9.8 Design example . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
11 Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47
3/48
Block diagram PM6680A
1 Block diagram
VIN
VCC 5V +
REFERENCE VREF LINEAR UVLO
GENERATOR REGULATOR 4V -
VREF LDO5
LDO5 ENABLE
NC 4.8V +
-
UVLO
FB2
V5SW
OUT2 FB1
SKIP
FREQUENCY
FSEL
SELECTOR
OUT1
BOOT2 BOOT1
CSENSE1
COMP2 COMP1
LDO5 LDO5
LGATE2 LGATE1
PGOOD1
4/48
PM6680A Pin settings
2 Pin settings
2.1 Connections
Figure 2. Pin connection (through top view)
PM6680A
5/48
Pin settings PM6680A
2.2 Functions
Table 2. Pin functions
N° Pin Function
Signal ground. Reference for internal logic circuitry. It must be connected to the
1 SGND1 signal ground plan of the power supply. The signal ground plan and the power
ground plan must be connected together in one point near the PGND pin.
2 COMP2 DC voltage error compensation pin for the switching section 2
Frequency selection pin. It provides a selectable switching frequency, allowing three
3 FSEL
different values of switching frequencies for the switching sections.
Enable input for the switching section 2.
• The section 2 is enabled applying a voltage greater than 2.4 V to this pin.
• The section 2 is disabled applying a voltage lower than 0.8 V.
4 EN2
When the section is disabled the High Side gate driver goes low and Low Side gate
driver goes high. If both EN1 and EN2 pins are low and SHDN pin is high the device
enters in standby mode.
Shutdown control input.
• The device switch off if the SHDN voltage is lower than the device off thershold
(Shutdown mode)
5 SHDN • The device switch on if the SHDN voltage is greater than the device on threshold.
The SHDN pin can be connected to the battery through a voltage divider to program
an undervoltage lockout. In shutdown mode, the gate drivers of the two switching
sections are in high impedance (high-Z).
6 NC Not connected.
Feedback input for the switching section 2 This pin is connected to a resistive
7 FB2
voltage-divider from OUT2 to PGND to adjust the output voltage from 0.9 V to 3.3 V.
Output voltage sense for the switching section 2.This pin must be directly connected
8 OUT2
to the output votage of the switching section.
Bootstrap capacitor connection for the switching section 2. It supplies the high-side
9 BOOT2
gate driver.
10 HGATE2 High-side gate driver ouput for section 2. This is the floating gate driver output.
Switch node connection and return path for the high side driver for the section 2.It is
11 PHASE2
also used as negative current sense input.
Positive current sense input for the switching section 2. This pin must be connected
12 CSENSE2 through a resistor to the drain of the synchronous rectifier (RDSON sensing) to obtain
a positive current limit threshold for the power supply controller.
13 LGATE2 Low-side gate driver output for the section 2.
Power ground. This pin must be connected to the power ground plan of the power
14 PGND
supply.
15 LGATE1 Low-side gate driver output for the section 1.
Signal ground for analog circuitry. It must be connected to the signal ground plan of
16 SGND2
the power supply.
6/48
PM6680A Pin settings
7/48
Electrical data PM6680A
3 Electrical data
8/48
PM6680A Electrical characteristics
4 Electrical characteristics
Supply section
9/48
Electrical characteristics PM6680A
Minimum on time
OUT1=3.3 V 595 700 805
FSEL to GND
OUT2=1.8 V 190 225 260
OUT1=3.3 V 400 470 545
On time pulse width@Vin = 24 V FSEL to VREF ns
OUT2=1.8 V 145 170 200
OUT1=3.3 V 300 355 410
FSEL to LDO5
OUT2=1.8 V 105 125 145
Minimum off time
TOFFMIN @ Vin = 24 V 350 500 ns
Voltage reference
Voltage accuracy 4V < VLDO5 < 5.5 V 1.224 1.236 1.249 V
Load regulation -100 µA < IREF < 100 µA -4 4 mV
VREF
Undervoltage lockout fault
Falling edge of REF 0.95 mV
threshold
PWM comparator
FB Voltage accuracy -909 900 909 mV
FB Input bias current 0.1 µA
Normal mode 250
COMP Over voltage clamp
Pulse skip mode 60 mV
COMP Under voltage clamp -150
Line regulation
Both SMPS, 6V < VIN < 36V (2) 1 %
LDO5 linear regulation
6 V < VIN < 36 V,
LDO5 linear output voltage 4.9 5.0 5.1 V
0 < ILDO5 < 50 mA
VLDO5
6 V < VIN < 36 V,
LDO5 line regulation 0.004 %/V
ILDO5 = 20 mA ,
ILDO5 LDO5 current limit VLDO5 > UVLO 270 330 400 mA
Under voltage lockout of
ULVO 3.94 4 4.13 V
LDO5
2. By demoboard test
10/48
PM6680A Electrical characteristics
3. By design
11/48
Typical operating characteristics PM6680A
Figure 5. PWM no load battery current vs Figure 6. Skip no load battery current vs
input voltage input voltage
12/48
PM6680A Typical operating characteristics
Figure 7. No-audible skip no load battery Figure 8. Standby mode input battery current
current vs input voltage vs input voltage
Figure 9. Shutdown mode input battery Figure 10. LDO5 vs output current
current vs input voltage
Figure 11. OUT1 = 3.3 V switching frequency Figure 12. OUT2 = 1.8 V switching frequency
13/48
Typical operating characteristics PM6680A
Figure 13. OUT1 = 3.3 V load regulation Figure 14. OUT2 = 1.8 V load regulation
Figure 15. Voltage reference vs load current Figure 16. OUT1, OUT2 and LDO5 Power-Up
Figure 17. OUT1 = 3.3V load transient 0→2A Figure 18. OUT2 = 1.8V load transient 0→2A
14/48
PM6680A Typical operating characteristics
Figure 19. 3.3 V soft start (1Ω load) Figure 20. 1.8 V soft start (0.6Ω load)
Figure 21. OUT1 = 3.3 V soft end (no load) Figure 22. OUT2 = 1.8 V soft end (no load)
Figure 23. OUT1 = 3.3 V soft end (0.8 load) Figure 24. OUT2 = 1.8 V soft end (0.6 load)
15/48
Typical operating characteristics PM6680A
Figure 25. 3.3 V no-audible skip mode Figure 26. 1.8 V no-audible skip mode
16/48
6
PM6680A
J3
LDO5V+
VIN
J5
R26
D1 V+
+VIN
BOOT1 + + CIN
VIN
+ C19 C26 C1 C2
V+ R9 C20 C21 RLD5V J2
BOOT2
-VIN
C3 C4 SGND SGND PGND PGND PGND
31
18
19
C14 R4 U1 BOOT2 R3 C13
8
7
6
5
5
6
7
8
C6
VIN
2
2
VCC
LDO5
OUT1+ C5
S5 M2 R22 23 9 M1 S4
J4 4 BOOT1 BOOT2 4 J1
L2 R20 L1
22 10
1
3
2
1
1
2
3
1
HGATE1 HGATE2
PM6680A
8
7
6
5
5
6
7
8
21 11
1
3
1
3
S9 4 15 13 R21 4
R19 LGATE1 LGATE2 C24 +C7 +C8
C25 + C11 + C12 R8 D3
3
2
1
1
2
3
2
D2
20 12 R7
Application schematic
CSENSE1 CSENSE2
2
C9 J9
C10 V5SW 17 14 PGND
V5SW PGND
J8
OUT1 29 1 SGND
OUT1 SGND
30 8 PGND OUT2-
COMP1 OUT2
C15 R25
OUT1- PGND LDO_FB 16 2
Figure 27. Simplified application schematic
SGND COMP2
R24
C16 S12
R12 26 6 2 1 C17 J10
V+ PGOOD1 NC
EN2
EN1
VREF
SKIP
FSEL
R32
4
3
25
32
24
R27 S1
SGND SGND SGND
1 SGND
LDO_FB 2
3 SGND
V+ R15
SGND R31
C23 R16 V+ R14
V+
8
7
6
5
S2 SGND
SGND SGND
2
3
4
2
3
4
1
2
3
4
S10 S3
V5SW J11 CREF
EXT5V
1
1
OUT1+ SGND
2
3
4
S11
SGND SGND SGND
1
SGND
17/48
Application schematic
Device description PM6680A
7 Device description
The PM6680A is a dual step-down controller dedicated to provide logic voltages for
industrial automation applications.
It is based on a Constant On Time control architecture. This type of control offers a very fast
load transient response with a minimum external component count. A typical application
circuit is shown in Figure 3.
The PM6680A regulates two adjustable output voltages: OUT1 and OUT2. The switching
frequency of the two sections can be adjusted to 200/300 kHz, 300/400 kHz or 400/500 kHz
respectively. In order to maximize the efficiency at light load condition, a pulse skipping
mode can be selected.
The PM6680A includes also a 5 V linear regulator (LDO5) that can power the switching
drivers. If the output OUT1 regulates 5 V, in order to maximize the efficiency in higher
consumption status, the linear regulator can be turned off and their outputs can be supplied
directly from the switching outputs. The PM6680A provides protection versus overvoltage,
undervoltage and over temperature as well as power good signals for monitoring purposes.
An external 1.237 V reference is available.
Equation 1
V OUT
T ON = K ⋅ --------------
V IN
This leads to a nearly constant switching frequency, regardless of input and output voltages.
When the output voltage goes lower than the regulated voltage Vreg, the on-time one shot
generator directly drives the high side MOSFET for a fixed on time allowing the inductor
current to increase; after the on time, an off time phase, in which the low side MOSFET is
turned on, follows. Figure 28 shows the inductor current and the output voltage waveforms
in PWM mode.
18/48
PM6680A Device description
Equation 2
V OUT
D = --------------
V IN
Equation 3
V OUT
--------------
V IN
f SW = - = 1 ⁄ K on
------------------------------
V OUT
K on × --------------
V IN
As mentioned the steady state switching frequency is theoretically independent from input
voltage and from output voltage.
Actually the frequency depends on parasitic voltage drops that are present during the
charging path(high side switch resistance, inductor resistance(DCR)) and discharging
path(low side switch resistance, DCR).
As a result the switching frequency increases as a function of the load current.
Standard switching frequency values can be selected for both sections by pin FSEL as
shown in the following table:
19/48
Device description PM6680A
In steady state the FB pin voltage is about Vr and the regulated output voltage depends on
the external divider:
Equation 4
R
OUT = Vr × ⎛ 1 + ------2-⎞
⎝ R ⎠ 1
20/48
PM6680A Device description
The integrator amplifier generates a current, proportional to the DC errors between the FB
voltage and Vr, which decreases the output voltage in order to compensate the total static
error, including the voltage drop on PCB traces. In addition, CINT provides an AC path for the
output ripple. In steady state, the voltage on COMP1/COMP2 pin is the sum of the reference
voltage Vr and the output ripple (see Figure 30). In fact when the voltage on the COMP pin
reaches Vr, a fixed Ton begins and the output increases.
For example, we consider Vout = 5 V with an output ripple of ∆V = 50 mV. Considering CINT
>> CFILT, the CINT DC voltage drop VCINT is about 5 V -Vr + 25 mV = 4.125 V. CINT assures
an AC path for the output voltage ripple. Then the COMP pin ripple is a replica of the output
ripple, with a DC value of Vr + 25 mV = 925 mV.
For more details about the output ripple compensation network, see the Chapter 9.6:
Closing the integrator loop on page 35 in the Design guidelines.
21/48
Device description PM6680A
Equation 5
V IN – V OUT
ILOAD ( SKIP ) = ------------------------------ × T ON
2×L
For higher loads the inductor current doesn’t cross the zero and the device works in the
same way as in PWM mode and the frequency is fixed to the nominal value.
Figure 31 shows inductor current waveforms in PWM and SKIP mode. In order to keep
average inductor current equal to load current, in SKIP mode some switching cycles are
skipped. When the output ripple reaches the regulated voltage Vreg, a new cycle begins.
The off cycle duration and the switching frequency depend on the load condition.
As a result of the control technique, losses are reduced at light loads, improving the system
efficiency.
22/48
PM6680A Device description
The low side switch is turned on until the output voltage crosses about Vreg + 1 %. Then the
high side MOSFET is turned on for a fixed on time period. Afterwards the low side switch is
enabled until the inductor current reaches the zero-crossing threshold. This keeps the
switching frequency higher than 33 kHz. As a consequence of the control, the regulated
voltage can be slightly higher than Vreg (up to 1 % ).
If, due to the load, the frequency is higher than 33 kHz, the device works like in skip mode.
No-audible skip mode reduces audio frequency noise that may occur in pulse skip mode at
very light loads, keeping the efficiency higher than in PWM mode.
23/48
Device description PM6680A
HGATE
HS
PHASE
Rcsense
CSENSE
LGATE
LS
RDSon
An internal 100 µA current source is connected to CSENSE pin and determines a voltage
drop on RCSENSE. If the voltage across the sensing element is greater than this voltage
drop, the controller doesn't initiate a new cycle. A new cycle starts only when the sensed
current goes below the current limit.
Since the current limit circuit is a valley current limit, the actual peak current limit is greater
than the current limit threshold by an amount equal to the inductor ripple current.
Moreover the maximum DC load is equal to the valley current limit plus half of the inductor
ripple current:
Equation 6
∆IL
ILOAD (max) = ILvalley +
2
The output current limit depends on the current ripple, as shown in Figure 34:
24/48
PM6680A Device description
Being fixed the valley threshold, the greater the current ripple is, greater the DC output
current is The valley current limit can be set with resistor RCSENSE:
Equation 7
R DS ( on ) × I Lvalley
R CSENSE = ---------------------------------------------
Icsense
Where ICSENSE = 100 µA, RDSon is the drain-source on resistance of the low side switch.
Consider the temperature effect and the worst case value in RDSon calculation.
The accuracy of the valley current threshold detection depends on the offset of the internal
comparator (∆VOFF) and on the accuracy of the current generator (∆ICSENSE)
Equation 8
Equation 9
120mV
I NEG =
RDSon
Equation 10
6µA
CINT ≥ × C out
ILvalley ∆IL
+
4 2
25/48
Device description PM6680A
When a switching section is turned off (EN1/EN2 pins low), the controller enters in soft end
mode.The output capacitor is discharged through an internal 18 Ω p-MOSFET switch; when
the output voltage reaches 0.3 V, the low-side MOSFET turns on, keeping the output to
ground. The soft end time also depends on load condition.
Equation 11
P driver = V driver × Q g × f SW
26/48
PM6680A Device description
GND The 5 V linear regulator is always turned on and supplies LDO5 output.
Switching 5 V The 5 V linear regulator is turned off when the voltage on V5SW is above 4.8 V and
output the LDO5 output is supplied by the switching 5 V output.
External 5 V The 5 V linear regulator is turned off when the voltage on V5SW is above 4.8 V and
supply LDO5 output is supplied by the external 5 V.
27/48
Device description PM6680A
28/48
PM6680A Monitoring and protections
Thermal protection
The PM6680A has a thermal protection to preserve the device from overheating. The
thermal shutdown occurs when the die temperature goes above +150 °C. In this case all
internal circutry is turned off and the power sections are turned off after the discharge mode.
A power on reset or a toggle on the SHDN pin is necessary to restart the device.
Overvoltage protection
When the switching output voltage is about 115 % of its nominal value, a latched
overvoltage protection occurs. In this case, the synchronous rectifier immediately turns on
while the high-side MOSFET turns off. The output capacitor is rapidly discharged and the
load is preserved from being damaged. The overvoltge protection is also active during the
soft start. Once an overvoltage protection has been detected, a toggle on SHDN, EN1/EN2
pins or a power on reset is necessary to exit from the latched state.
Undervoltage protection
When the switching output voltage is below 70 % of its nominal value, a latched
undervoltage protection occurs. In this case the switching section is immediately disabled
and both switches are open. The controller enters in soft end mode and the output is
eventually kept to ground, turning low side MOSFET on. The undervoltage circuit protection
is enabled only at the end of the soft-start. Once an overvoltage protection has been
detected, a toggle on SHDN, EN1/EN2 pin or a power on reset is necessary to clear the
undervoltage fault and starts with a new soft-start phase.
29/48
Design guidelines PM6680A
9 Design guidelines
Equation 12
where fsw is the switching frequency, VIN is the input voltage, VOUT is the output voltage and
∆IL is the selected inductor ripple current.
In order to prevent overtemperature working conditions, inductor must be able to provide an
RMS current greater than the maximum RMS inductor current ILRMS:
Equation 13
(∆IL (max)) 2
ILRMS = (ILOAD (max)) 2 +
12
30/48
PM6680A Design guidelines
Equation 14
If hard saturation inductors are used, the inductor saturation current should be much greater
than the maximum inductor peak current Ipeak:
Equation 15
∆IL (max)
Ipeak = ILOAD (max) +
2
Using soft saturation inductors it's possible to choose inductors with saturation current limit
nearly to Ipeak.
Below there is a list of some inductor manufacturers.
Equation 16
A low ESR capacitor is required to reduce the output voltage ripple. Switching sections can
work correctly even with 20 mV output ripple.
However, to reduce jitter noise between the two switching sections it's preferable to work
with an output voltage ripple greater than 30 mV. If lower output ripple is required, a further
compensation network is needed (see Closing the integrator loop paragraph).
Finally the output capacitor choice deeply impacts on the load transient response (see Load
transient response paragraph). Below there is a list of some capacitor manufacturers.
31/48
Design guidelines PM6680A
Equation 17
Where D1, D2 are the duty cycles and I1, I2 are the maximum load currents of the two
sections.
Input capacitor should be chosen with an RMS rated current higher than the maximum RMS
current given by both sections.
Tantalum capacitors are good in term of low ESR and small size, but they occasionally can
burn out if subjected to very high current during the charge. Ceramic capacitors have
usually a higher RMS current rating with smaller size and they remain the best choice.
Below there is a list of some ceramic capacitor manufacturers.
32/48
PM6680A Design guidelines
Equation 18
Equation 19
VOUT
Pconduction = RDSon × × ILOAD (max)2
VINmin
Equation 20
∆IL ∆I
VIN × (ILOAD (max) − ) × t on × fsw VIN × (ILOAD (max) + L ) × t off × fsw
Pswitching = 2 + 2
2 2
where ton and toff are the switching times of the turn on and turn off phases of the MOSFET.
As general rule, high side MOSFETs with low gate charge are recommended, in order to
minimize driver losses.
Below there is a list of possible choices for the high side MOSFET.
ST STS5NF60L 25 60
Equation 21
PDLowSide = Pconduction
33/48
Design guidelines PM6680A
Equation 22
⎛ V ⎞
Pconduction = RDSon × ⎜⎜1 − OUT ⎟⎟ × ILOAD (max) 2
⎝ VINmax ⎠
Choose a synchronous rectifier with low RDSon. When high side MOSFET turns on, the fast
variation of the phase node voltage can bring up even the low side gate through its gate-
drain capacitance CRSS, causing cross-conduction problems. Choose a low side MOSFET
that minimizes the ratio CRSS/CGS (CGS = CISS - CRSS).
Below there is a list of some possible low side MOSFETs.
Dual n-channel MOSFETs can be used in applications with a maximum output current of
about 3 A. Below there is a list of some MOSFET manufacturers.
ST STS4DNF60L 50 15 60
A rectifier across the low side MOSFET is recommended. The rectifier works as a voltage
clamp across the synchronous rectifier and reduces the negative inductor swing during the
dead time between turning the high-side MOSFET off and the synchronous rectifier on. It
can increase the efficiency of the switching section, since it reduces the low side switch
losses. A shottky diode is suitable for its low forward voltage drop (0.3 V). The diode reverse
voltage must be greater than the maximum input voltage VINmax. A minimum recovery
reverse charge is preferable. Below there is a list of some shottky diode manufacturers.
ST STPS1L40M 0.5 40 21
34/48
PM6680A Design guidelines
COMP PIN
VOLTAGE
∆?V
Vr
Vr
t I=gm(V1-Vr) +
COMP
- PWM
OUTPUT
Comparator
VOLTAGE CFILT
gm
∆?V CINT +
VCINT
Vr V1
t RINT
L OUT
ROUT R2 FB
D COUT R1
The stability of the system depends firstly on the output capacitor zero frequency.
The following condition should be satisfied:
Equation 23
k
fsw > k × fZout =
2π × C out × R out
where k is a design parameter greater than 3 and Rout is the ESR of the output capacitor. It
determinates the minimum integrator capacitor value CINT:
Equation 24
gm Vr
CINT > ×
⎛f ⎞ VOUT
2π × ⎜⎜ sw − fZout ⎟⎟
⎝ k ⎠
35/48
Design guidelines PM6680A
Equation 25
gm Vr
CINT > ×
2π × fZout VOUT
In order to reduce ground noise due to load transient on the other section, it is
recommended to add a resistor RINT and a capacitor Cfilt that, together with CINT, realize a
low pass filter (see figure 13). The cutoff frequency fCUT must be much greater (10 or more
times) than the switching frequency of the section:
Equation 26
1
RINT =
C × C filt
2π × fCUT × INT
CINT + C filt
Due to the capacitive divider (CINT, Cfilt), the ripple voltage at the COMP pin is given by:
Equation 27
CINT
VRIPPLEINT = VRIPPLEout × = VRIPPLEout × q
CINT + C filt
Where VRIPPLEout is the output ripple and q is the attenuation factor of the output ripple.
If the ripple is very small (lower than approximately 30 mV), a further compensation network,
named virtual ESR network, is needed. This additional part generates a triangular ripple
that is added to the ESR output voltage ripple at the input of the integrator network. The
complete control schematic is represented in Figure 37.
36/48
PM6680A Design guidelines
COMP pin
T node voltage
voltage
∆V1
∆V1 Vr
Output t
voltage
∆V CFILT Vr +
t COMP
- PWM
t Comparator
gm
R1 RINT CINT
T +
-
Vr V1
C R OU
T
L
R2
ROUT FB
D
COUT R1
The T node voltage is the sum of the output voltage and the triangular waveform generated
by the virtual ESR network. In fact the virtual ESR network behaves like a further equivalent
ESR.
A good trade-off is to design the network in order to achieve an RESR given by:
Equation 28
VRIPPLE
RESR = − R out
∆IL
where ∆IL is the inductor current ripple and VRIPPLE is the overall ripple of the T node
voltage. It should be chosen higher than approximately 30 mV.
The new closed loop gain depends on CINT. In order to ensure stability it must be verified
that:
Equation 29
gm Vr
CINT > ×
2π × fZ VOUT
Where:
37/48
Design guidelines PM6680A
Equation 30
1
fZ =
2π × C out × R TOT
where RTOT is the sum of the ESR of the output capacitor Rout and the equivalent ESR given
by the virtual ESR network RESR.
Moreover CINT must meet the following condition:
Equation 31
k
fsw > k × fZ =
2π × C out × R TOT
Where k is a free design parameter greater than 3 and determines the minimum integrator
capacitor value CINT:
Equation 32
gm Vr
CINT > ×
⎛ fsw ⎞ VOUT
2π × ⎜⎜ − fZ ⎟⎟
⎝ k ⎠
Equation 33
C > 5 × CINT
Equation 34
L
R=
RESR × C
Equation 35
⎛ 1 ⎞
R × ⎜⎜ ⎟⎟
⎝ C × π × fZ ⎠
R1 =
1
R−
C × π × fZ
Example:
OUT1=1.5 V, fSW = 290 kHz, L = 2.5 µH, Cout = 330 µF with Rout < 12 mΩ.
We design RESR = 12 mΩ. We choose CINT = 1 nF by equations 30, 33 and Cfilt = 47 pF,
RINT = 1 kΩ by eq.27, 28. C = 5.6 nF by Eq.34. Then R = 36 kΩ (eq.34) and R1 = 3 kΩ
(eq.35).
38/48
PM6680A Design guidelines
R
VIN
Input
voltage C
100pF
● VCC filter
A VCC low pass filter helps to reject switching commutations noise:
LDO5
R
VCC
C
39/48
Design guidelines PM6680A
D
RBOOT LDO5
BOOT
CBOOT
L
PHASE
The bootstrap circuit capacitor value CBOOT must provide the total gate charge to the high
side MOSFET during turn on phase. A typical value is 100 nF.
The bootstrap diode D must charge the capacitor during the off time phases. The maximum
rated voltage must be higher than VINmax.
A resistor RBOOT on the BOOT pin could be added in order to reduce noise when the phase
node rises up, working like a gate resistor for the turn on phase of the high side MOSFET.
Equation 36
40/48
PM6680A Design guidelines
Equation 37
Equation 38
Equation 39
Equation 40
41/48
Design guidelines PM6680A
Equation 41
5. Input capacitor
Maximum input capacitor RMS current is about 1.084 A. Then ICINRMS > 1.084 A
We put two 10 µF ceramic capacitors with Irms = 1.5 A.
6. Synchronous rectifier
OUT1: Shottky diode STPS1L40M
OUT2: Shottky diode STPS1L40M
7. Integrator loop
(Refer to figure 14)
OUT1: The ripple is smaller than 40 mV, then the virtual ESR network is required.
CINT = 1.5 nF; Cfilt = 47 pF; RINT = 1.1 kΩ
OUT2: The ripple is smaller than 40 mV, then the virtual ESR network is required.
CINT =1.5 nF; Cfilt =47 pF; RINT = 820 Ω
8. Output feedback divider
(Refer to figure 6)
OUT1: R1 = 10 kΩ; R2 = 27 kΩ
OUT2: R1 = 10 kΩ; R2 = 10 kΩ
9. Layout guidelines
The layout is very important in terms of efficiency, stability and noise of the system. It is
possible to refer to the PM6680A demoboard for a complete layout example.
For good PC board layout follows these guidelines:
● Place on the top side all the power components (inductors, input and output capacitors,
MOSFETs and diodes). Refer them to a power ground plan, PGND. If possible, reserve
a layer to PGND plan. The PGND plan is the same for both the switching sections.
● AC current paths layout is very critical (seeFigure 41). The first priority is to minimize
their length. Trace the LS MOSFET connection to PGND plan as short as possible.
Place the synchronous diode D near the LS MOSFET. Connect the LS MOSFET drain
to the switching node with a short trace.
● Place input capacitors near HS MOSFET drain. It is recommended to use the same
input voltage plan for both the switching sections, in order to put together all input
capacitors.
● Place all the sensitive analog signals (feedbacks, voltage reference, current sense
paths) on the bottom side of the board or in an inner layer. Isolate them from the power
top side with a signal ground layer, SGND. Connect the SGND and PGND plans only in
one point (a multiple vias connection is preferable to a 0 ohm resistor connection) near
the PGND device pin. Place the device on the top or on the bottom size and connect
the exposed pad and the SGND pins to the SGND plan (see Figure 41).
42/48
PM6680A
Phase
HS
CIN
L
LS D
Place input capacitors together
Top layer
PGND plan
SGND plan
Bottom layer
43/48
Design guidelines
Design guidelines PM6680A
● As general rule, make the high side and low side drivers traces wide and short. The
high side driver is powered by the bootstrap circuit. It's very important to place
capacitor CBOOT and diode DBOOT as near as possible to the HGATE pin (for
example on the layer opposite to the device). Route HGATE and PHASE traces as near
as possible in order to minimize the area between them.
● The Low side gate driver is powered by the 5 V linear regulator output. Placing PGND
and LGATE pins near the low side MOSFETs reduces the length of the traces and the
crosstalk noise between the two sections.
● The linear regulator output LDO5 is referred to SGND as long as the reference voltage
Vref. Place their output filtering capacitors as near as possible to the device.
● Place input filtering capacitors near VCC and VIN pins.
● It would be better if the feedback networks connected to COMP, FB and OUT pins are
"referred" to SGND in the same point as reference voltage Vref. To avoid capacitive
coupling place these traces as far as possible from the gate drivers and phase
(switching) paths.
● Place the current sense traces on the bottom side. Using It is recommended to use a
dedicated connection between the switching node and the current limit resistor
RCSENSE.
44/48
PM6680A Package mechanical data
e 0.50
L 0.30 0.40 0.50
ddd 0.05
1. Dimensions D2 & E2 are not in accordance with JEDEC.
Note: 1 VFQFPN stands for Thermally Enhanced Very thin Fine pitch Quad Flat Package No lead.
Very thin: A=1.00 mm Max.
2 Dimensions D2 & E2 are not in accordance with JEDEC.
45/48
Package mechanical data PM6680A
46/48
PM6680A Revision history
11 Revision history
47/48
PM6680A
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT
RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING
APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY,
DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE
GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
48/48