Intel Pentium Dual-Core Mobile Processor
Intel Pentium Dual-Core Mobile Processor
Intel Pentium Dual-Core Mobile Processor
Processor
Datasheet
July 2007
Revision 003
INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR
OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS
OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING
TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE,
MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE
FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.
Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics
of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever
for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design
with this information.
The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published
specifications. Current characterized errata are available on request.
Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.
Intel Virtualization Technology requires a computer system with a processor, chipset, BIOS, virtual machine monitor (VMM) and applications enabled
for VT. Functionality, performance or other VT benefit will vary depending on hardware and software configurations. VT-enabled BIOS and VMM
applications are currently in development.
Intel, Pentium, Intel Core, Intel SpeedStep, MMX and the Intel logo are registered trademarks or trademarks of Intel Corporation in the U.S. and other
countries.
*Other names and brands may be claimed as the property of others.
Copyright 2007, Intel Corporation. All rights reserved.
2 Datasheet
Contents
1 Introduction .............................................................................................................. 7
1.1 Terminology ....................................................................................................... 7
1.2 References ......................................................................................................... 8
2 Low Power Features .................................................................................................. 9
2.1 Clock Control and Low Power States ...................................................................... 9
2.1.1 Core Low-Power States ........................................................................... 11
2.1.2 Package Low Power States ...................................................................... 12
2.2 Enhanced Intel SpeedStep Technology .............................................................. 13
2.3 FSB Low Power Enhancements ............................................................................ 14
2.4 Processor Power Status Indicator (PSI#) Signal..................................................... 15
3 Electrical Specifications ........................................................................................... 17
3.1 Power and Ground Pins ...................................................................................... 17
3.2 FSB Clock (BCLK[1:0]) and Processor Clocking ...................................................... 17
3.3 Voltage Identification ......................................................................................... 17
3.4 Catastrophic Thermal Protection .......................................................................... 20
3.5 Signal Terminations and Unused Pins ................................................................... 21
3.6 FSB Frequency Select Signals (BSEL[2:0])............................................................ 21
3.7 FSB Signal Groups............................................................................................. 21
3.8 CMOS Signals ................................................................................................... 23
3.9 Maximum Ratings.............................................................................................. 23
3.10 Processor DC Specifications ................................................................................ 24
4 Package Mechanical Specifications and Pin Information .......................................... 29
4.1 Package Mechanical Specifications ....................................................................... 29
4.2 Processor Pinout and Pin List .............................................................................. 32
4.3 Alphabetical Signals Reference ............................................................................ 55
5 Thermal Specifications and Design Considerations .................................................. 63
5.1 Monitoring Processor Temperature....................................................................... 64
5.1.1 Thermal Diode ....................................................................................... 64
5.1.2 Thermal Diode Offset .............................................................................. 66
5.1.3 Intel Thermal Monitor........................................................................... 67
5.1.4 Digital Thermal Sensor............................................................................ 68
5.1.5 Out of Specification Detection .................................................................. 69
Figures
1 Package-Level Low Power States................................................................................ 10
2 Core Low Power States ............................................................................................. 10
3 Active VCC and ICC Loadline for the Processor ............................................................. 26
4 Micro-FCPGA Processor Package Drawing Sheet 1 of 2 .................................................. 30
5 Micro-FCPGA Processor Package Drawing Sheet 2 of 2 .................................................. 31
Datasheet 3
Tables
1 References ............................................................................................................... 8
2 Coordination of Core-Level Low Power States at the Package Level .................................. 9
3 Voltage Identification Definition ..................................................................................17
4 BSEL[2:0] Encoding for BCLK Frequency......................................................................21
5 FSB Pin Groups ........................................................................................................22
6 Processor DC Absolute Maximum Ratings.....................................................................23
7 Voltage and Current Specifications for Standard Voltage Processor ..................................24
8 FSB Differential BCLK Specifications ............................................................................27
9 AGTL+ Signal Group DC Specifications ........................................................................27
10 CMOS Signal Group DC Specifications..........................................................................28
11 Open Drain Signal Group DC Specifications ..................................................................28
12 Processor Pin Coordinates from Top of the Package (Sheet 1 of 2) ..................................32
13 Processor Pin Coordinates from Top of the Package (Sheet 2 of 2) ..................................33
14 Pin Listing by Pin Name .............................................................................................35
15 Pin Listing by Pin Number ..........................................................................................46
16 Signal Description.....................................................................................................55
17 Power Specifications .................................................................................................63
18 Thermal Diode Interface ............................................................................................64
19 Thermal Diode Parameters using Diode Mode ...............................................................65
20 Thermal Diode Parameters using Transistor Mode .........................................................65
21 Thermal Diode ntrim and Diode Correction Toffset..........................................................66
4 Datasheet
Revision History
Document
Revision Description Date
Number
Datasheet 5
6 Datasheet
Introduction
1 Introduction
The Intel Pentium dual-core mobile processor is built on Intels 65-nanometer
process technology. This document provides specifications for the Pentium dual-core
mobile processor.
Note: All instances of processor in this document refer to the Pentium dual-core mobile
processor with 1-MB L2 cache and 533-MHz Front Side Bus (FSB), unless specified
otherwise.
The following list provides some of the key features on this processor:
Dual-core processor
Supports Intel Architecture with Dynamic Execution
On-die, primary 32-KB instruction cache and 32-KB write-back data cache
On-die, 1-MB second level cache with Advanced Transfer Cache Architecture
Data prefetch logic
Streaming SIMD Extensions 2 (SSE2) and Streaming SIMD Extensions 3 (SSE3)
533-MHz FSB
Enhanced Intel SpeedStep Technology
Digital Thermal Sensor
Processor is offered in only Micro-FCPGA packages
Execute Disable Bit support for enhanced security
1.1 Terminology
Term Definition
Datasheet 7
Introduction
1.2 References
Material and concepts available in the following documents may be beneficial when
reading this document.
Table 1. References
Document
Document
Number
8 Datasheet
Low Power Features
The processor implements two software interfaces for requesting low power states,
MWAIT instruction extensions with sub-state hints and P_LVLx reads to the ACPI P_BLK
register block mapped in the processors I/O address space. The P_LVLx I/O reads are
converted to equivalent MWAIT C-state requests inside the processor and do not
directly result in I/O reads on the processor FSB. The monitor address does not need to
be setup before using the P_LVLx I/O read interface. The sub-state hints used for each
P_LVLx read can be configured in a software programmable MSR. If a core encounters a
chipset break event while STPCLK# is asserted, then it asserts the PBE# output signal.
Assertion of PBE# when STPCLK# is asserted indicates to system logic that individual
cores should return to the C0 state and the processor should return to the Normal
state.
Figure 1 shows the package low-power states Figure 2 shows the core low-power
states. Table 2 provides a mapping of core, low-power states to package low power
states.
NOTES:
1. AutoHALT or MWAIT/C1.
Datasheet 9
Low Power Features
Snoop Snoop
serviced occurs
Stop
Grant
Snoop
Stop
Grant
STPCLK# STPCLK#
asserted de-asserted
STPCLK# STPCLK#
de-asserted asserted
STPCLK#
de-asserted
C1/ STPCLK# C1/Auto
MWAIT asserted Halt
Core state
HLT instruction
break
C0
P_LVL2 or
MWAIT(C2)
Core state
break
Core P_LVL3 or
state MWAIT(C3) C2
break
C3
halt break = A20M# transition, INIT#, INTR, NMI, PREQ#, RESET#, SMI#, or APIC interrupt
core state break = (halt break OR Monitor event) AND STPCLK# high (not asserted)
STPCLK# assertion and de-assertion have no effect if a core is in C2 or C3.
10 Datasheet
Low Power Features
A System Management Interrupt (SMI) handler will return execution to either Normal
state or the AutoHALT Powerdown state. See the Intel Architecture Software
Developer's Manual, Volume 3A/3B: System Programming Guide for more information.
The system can generate a STPCLK# while the processor is in the AutoHALT
Powerdown state. When the system deasserts the STPCLK# interrupt, the processor
will return execution to the HALT state.
While in AutoHALT Powerdown state, the Intel Pentium Dual-Core processor will
process bus snoops and snoops from the other core.The processor core will enter a
snoopable sub-state (not shown in Figure 2) to process the snoop and then return to
the AutoHALT Powerdown state.
While in C2 state, the processor will process bus snoops and snoops from the other
core. The processor core will enter a snoopable sub-state (not shown in Figure 2) to
process the snoop and then return to the C2 state.
Because the cores caches are flushed the processor keeps the core in the C3 state
when the processor detects a snoop on the FSB or when the other core of the processor
accesses cacheable memory. The processor core will transition to the C0 state upon the
occurrence of a Monitor event, SMI#, INIT#, LINT[1:0] (NMI, INTR), or FSB interrupt
message. RESET# will cause the processor core to immediately initialize itself.
Datasheet 11
Low Power Features
Since the AGTL+ signal pins receive power from the FSB, these pins should not be
driven (allowing the level to return to VCCP) for minimum power drawn by the
termination resistors in this state. In addition, all other input pins on the FSB should be
driven to the inactive state.
RESET# will cause the processor to immediately initialize itself, but the processor will
stay in Stop-Grant state. When RESET# is asserted by the system the STPCLK#, SLP#,
and DPSLP# pins must be deasserted more than 450 s prior to RESET# deassertion.
When re-entering the Stop-Grant state from the Sleep state, STPCLK# should be
deasserted ten or more bus clocks after the deassertion of SLP#.
While in Stop-Grant state, the processor will service snoops and latch interrupts
delivered on the FSB. The processor will latch SMI#, INIT# and LINT[1:0] interrupts
and will service only one of each upon return to the Normal state.
The PBE# signal may be driven when the processor is in Stop-Grant state. PBE# will be
asserted if there is any pending interrupt or monitor event latched within the processor.
Pending interrupts that are blocked by the EFLAGS.IF bit being clear will still cause
assertion of PBE#. Assertion of PBE# indicates to system logic that the entire Intel
Pentium Dual-Core processor should return to the Normal state.
A transition to the Stop Grant Snoop state will occur when the processor detects a
snoop on the FSB (see Section 2.1.2.3). A transition to the Sleep state (see
Section 2.1.2.4) will occur with the assertion of the SLP# signal.
12 Datasheet
Low Power Features
If RESET# is driven active while the processor is in the Sleep state, and held active as
specified in the RESET# pin specification, then the processor will reset itself, ignoring
the transition through Stop-Grant State. If RESET# is driven active while the processor
is in the Sleep State, the SLP# and STPCLK# signals should be deasserted immediately
after RESET# is asserted to ensure the processor correctly executes the Reset
sequence.
While in the Sleep state, the processor is capable of entering an even lower power
state, the Deep Sleep state, by asserting the DPSLP# pin. (See Section 2.1.2.5.) While
the processor is in the Sleep state, the SLP# pin must be deasserted if another
asynchronous FSB event needs to occur.
To re-enter the Sleep state, the DPSLP# pin must be deasserted. BCLK can be re-
started after DPSLP# deassertion as described above. A period of 15 microseconds (to
allow for PLL stabilization) must occur before the processor can be considered to be in
the Sleep state. Once in the Sleep state, the SLP# pin must be deasserted to re-enter
the Stop-Grant state.
Datasheet 13
Low Power Features
If the target frequency is lower than the current frequency, the PLL locks to the
new frequency and the VCC is changed through the VID pin mechanism.
Software transitions are accepted at any time. If a previous transition is in
progress, the new transition is deferred until the previous transition completes.
The processor controls voltage ramp rates internally to ensure glitch free
transitions.
Low transition latency and large number of transitions possible per second.
Processor core (including L2 cache) is unavailable for up to 10 s during the
frequency transition.
The bus protocol (BNR# mechanism) is used to block snooping.
Improved Intel Thermal Monitor mode.
When the on-die thermal sensor indicates that the die temperature is too high,
the processor can automatically perform a transition to a lower frequency/
voltage specified in a software programmable MSR.
The processor waits for a fixed time period. If the die temperature is down to
acceptable levels, an up transition to the previous frequency/voltage point
occurs.
An interrupt is generated for the up and down Intel Thermal Monitor transitions
enabling better system level thermal management.
Enhanced thermal management features.
Digital thermal sensor and thermal interrupts with Out of Specification
detection and interrupt generation.
TM1 in addition to TM2 in case of non successful TM2 transition.
Dual-core thermal management synchronization.
Each core in the processor implements an independent MSR for controlling Enhanced
Intel SpeedStep Technology, but both cores must operate at the same frequency and
voltage. The processor has performance state coordination logic to resolve frequency
and voltage requests from the two cores into a single frequency and voltage request for
the package as a whole. If both cores request the same frequency and voltage then the
processor will transition to the requested common frequency and voltage. If the two
cores have different frequency and voltage requests then the processor will take the
highest of the two frequencies and voltages as the resolved request and transition to
that frequency and voltage.
The processor incorporates the DPWR# signal that controls the data bus input buffers
on the processor. The DPWR# signal disables the buffers when not used and activates
them only when data bus activity occurs, resulting in significant power savings with no
performance impact. BPRI# control also allows the processor address and control input
buffers to be turned off when the BPRI# signal is inactive. Dynamic Bus Parking allows
a reciprocal power reduction in chipset address and control input buffers when the
14 Datasheet
Low Power Features
processor deasserts its BR0# pin. The On Die Termination on the processor FSB buffers
is disabled when the signals are driven low, resulting in additional power savings. The
low I/O termination voltage is on a dedicated voltage plane independent of the core
voltage, enabling low I/O switching power at all times.
Datasheet 15
Low Power Features
16 Datasheet
Electrical Specifications
3 Electrical Specifications
3.1 Power and Ground Pins
For clean, on-chip power distribution, the processor will have a large number of VCC
(power) and VSS(ground) inputs. All power pins must be connected to VCC power planes
while all VSS pins must be connected to system ground planes. Use of multiple power
and ground planes is recommended to reduce I*R drop. Please contact your Intel
representative for more details. The processor VCC pins must be supplied the voltage
determined by the VID (Voltage ID) pins.
0 0 0 0 0 0 0 1.5000
0 0 0 0 0 0 1 1.4875
0 0 0 0 0 1 0 1.4750
0 0 0 0 0 1 1 1.4625
0 0 0 0 1 0 0 1.4500
0 0 0 0 1 0 1 1.4375
0 0 0 0 1 1 0 1.4250
0 0 0 0 1 1 1 1.4125
0 0 0 1 0 0 0 1.4000
0 0 0 1 0 0 1 1.3875
0 0 0 1 0 1 0 1.3750
0 0 0 1 0 1 1 1.3625
0 0 0 1 1 0 0 1.3500
0 0 0 1 1 0 1 1.3375
0 0 0 1 1 1 0 1.3250
0 0 0 1 1 1 1 1.3125
Datasheet 17
Electrical Specifications
0 0 1 0 0 0 0 1.3000
0 0 1 0 0 0 1 1.2875
0 0 1 0 0 1 0 1.2750
0 0 1 0 0 1 1 1.2625
0 0 1 0 1 0 0 1.2500
0 0 1 0 1 0 1 1.2375
0 0 1 0 1 1 0 1.2250
0 0 1 0 1 1 1 1.2125
0 0 1 1 0 0 0 1.2000
0 0 1 1 0 0 1 1.1875
0 0 1 1 0 1 0 1.1750
0 0 1 1 0 1 1 1.1625
0 0 1 1 1 0 0 1.1500
0 0 1 1 1 0 1 1.1375
0 0 1 1 1 1 0 1.1250
0 0 1 1 1 1 1 1.1125
0 1 0 0 0 0 0 1.1000
0 1 0 0 0 0 1 1.0875
0 1 0 0 0 1 0 1.0750
0 1 0 0 0 1 1 1.0625
0 1 0 0 1 0 0 1.0500
0 1 0 0 1 0 1 1.0375
0 1 0 0 1 1 0 1.0250
0 1 0 0 1 1 1 1.0125
0 1 0 1 0 0 0 1.0000
0 1 0 1 0 0 1 0.9875
0 1 0 1 0 1 0 0.9750
0 1 0 1 0 1 1 0.9625
0 1 0 1 1 0 0 0.9500
0 1 0 1 1 0 1 0.9375
0 1 0 1 1 1 0 0.9250
0 1 0 1 1 1 1 0.9125
0 1 1 0 0 0 0 0.9000
0 1 1 0 0 0 1 0.8875
0 1 1 0 0 1 0 0.8750
0 1 1 0 0 1 1 0.8625
0 1 1 0 1 0 0 0.8500
0 1 1 0 1 0 1 0.8375
18 Datasheet
Electrical Specifications
0 1 1 0 1 1 0 0.8250
0 1 1 0 1 1 1 0.8125
0 1 1 1 0 0 0 0.8000
0 1 1 1 0 0 1 0.7875
0 1 1 1 0 1 0 0.7750
0 1 1 1 0 1 1 0.7625
0 1 1 1 1 0 0 0.7500
0 1 1 1 1 0 1 0.7375
0 1 1 1 1 1 0 0.7250
0 1 1 1 1 1 1 0.7125
1 0 0 0 0 0 0 0.7000
1 0 0 0 0 0 1 0.6875
1 0 0 0 0 1 0 0.6750
1 0 0 0 0 1 1 0.6625
1 0 0 0 1 0 0 0.6500
1 0 0 0 1 0 1 0.6375
1 0 0 0 1 1 0 0.6250
1 0 0 0 1 1 1 0.6125
1 0 0 1 0 0 0 0.6000
1 0 0 1 0 0 1 0.5875
1 0 0 1 0 1 0 0.5750
1 0 0 1 0 1 1 0.5625
1 0 0 1 1 0 0 0.5500
1 0 0 1 1 0 1 0.5375
1 0 0 1 1 1 0 0.5250
1 0 0 1 1 1 1 0.5125
1 0 1 0 0 0 0 0.5000
1 0 1 0 0 0 1 0.4875
1 0 1 0 0 1 0 0.4750
1 0 1 0 0 1 1 0.4625
1 0 1 0 1 0 0 0.4500
1 0 1 0 1 0 1 0.4375
1 0 1 0 1 1 0 0.4250
1 0 1 0 1 1 1 0.4125
1 0 1 1 0 0 0 0.4000
1 0 1 1 0 0 1 0.3875
1 0 1 1 0 1 0 0.3750
1 0 1 1 0 1 1 0.3625
Datasheet 19
Electrical Specifications
1 0 1 1 1 0 0 0.3500
1 0 1 1 1 0 1 0.3375
1 0 1 1 1 1 0 0.3250
1 0 1 1 1 1 1 0.3125
1 1 0 0 0 0 0 0.3000
1 1 0 0 0 0 1 0.2875
1 1 0 0 0 1 0 0.2750
1 1 0 0 0 1 1 0.2625
1 1 0 0 1 0 0 0.2500
1 1 0 0 1 0 1 0.2375
1 1 0 0 1 1 0 0.2250
1 1 0 0 1 1 1 0.2125
1 1 0 1 0 0 0 0.2000
1 1 0 1 0 0 1 0.1875
1 1 0 1 0 1 0 0.1750
1 1 0 1 0 1 1 0.1625
1 1 0 1 1 0 0 0.1500
1 1 0 1 1 0 1 0.1375
1 1 0 1 1 1 0 0.1250
1 1 0 1 1 1 1 0.1125
1 1 1 0 0 0 0 0.1000
1 1 1 0 0 0 1 0.0875
1 1 1 0 0 1 0 0.0750
1 1 1 0 0 1 1 0.0625
1 1 1 0 1 0 0 0.0500
1 1 1 0 1 0 1 0.0375
1 1 1 0 1 1 0 0.0250
1 1 1 0 1 1 1 0.0125
20 Datasheet
Electrical Specifications
The TEST1 pin must have a stuffing option connection to VSS. The TEST2 pin must have
a 51- 5%, pull-down resistor to VSS.
L L L RESERVED
L L H 133 MHz
L H L RESERVED
L H H RESERVED
With the implementation of a source synchronous data bus comes the need to specify
two sets of timing parameters. One set is for common clock signals which are
dependant upon the rising edge of BCLK0 (ADS#, HIT#, HITM#, etc.) and the second
set is for the source synchronous signals which are relative to their respective strobe
lines (data and address) as well as the rising edge of BCLK0. Asychronous signals are
still present (A20M#, IGNNE#, etc.) and can become active at any time during the
clock cycle. Table 5 identifies which signals are common clock, source synchronous,
and asynchronous.
Datasheet 21
Electrical Specifications
REQ[4:0]#,
ADSTB[0]#
A[16:3]#
Synchronous
AGTL+ Source A[31:17]# ADSTB[1]#
to assoc.
Synchronous I/O
strobe D[15:0]#, DINV0# DSTBP0#, DSTBN0#
D[31:16]#, DINV1# DSTBP1#, DSTBN1#
D[47:32]#, DINV2# DSTBP2#, DSTBN2#
D[63:48]#, DINV3# DSTBP3#, DSTBN3#
Synchronous
AGTL+ Strobes ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]#
to BCLK[1:0]
A20M#, DPRSTP#, DPSLP#, IGNNE#, INIT#,
CMOS Input Asynchronous LINT0/INTR, LINT1/NMI, PWRGOOD, SMI#, SLP#,
STPCLK#
Open Drain Output Asynchronous FERR#, IERR#, THERMTRIP#
Open Drain I/O Asynchronous PROCHOT#4
CMOS Output Asynchronous PSI#, VID[6:0], BSEL[2:0]
Synchronous
CMOS Input TCK, TDI, TMS, TRST#
to TCK
Synchronous
Open Drain Output TDO
to TCK
FSB Clock Clock BCLK[1:0]
COMP[3:0], DBR#2, GTLREF, RSVD, TEST2,
Power/Other TEST1, THERMDA, THERMDC, VCC, VCCA, VCCP,
VCC_SENSE, VSS, VSS_SENSE
NOTES:
1. Refer to Table 16 for signal descriptions and termination requirements.
2. In processor systems where there is no debug port implemented on the system board,
these signals are used to support a debug port interposer. In systems with the debug port
implemented on the system board, these signals are no connects.
3. BPM[2:1]# and PRDY# are AGTL+ output only signals.
4. PROCHOT# signal type is open drain output and CMOS input.
22 Datasheet
Electrical Specifications
At condition outside functional operation condition limits, but within absolute maximum
and minimum ratings, neither functionality nor long term reliability can be expected. If
a device is returned to conditions within functional operation limits after having been
subjected to conditions outside these limits, but within the absolute maximum and
minimum ratings, the device may be functional, but with its lifetime degraded on
exposure to conditions exceeding the functional operation condition limits.
Although the processor contains protective circuitry to resist damage from electro static
discharge, precautions should always be taken to avoid high static voltages or electric
fields.
NOTES:
1. This rating applies to any processor pin.
2. Contact Intel for storage requirements in excess of one year.
Datasheet 23
Electrical Specifications
Table 7 through Table 11 list the DC specifications for the processor and are valid only
while meeting specifications for junction temperature, clock frequency, and input
voltages. The Highest Frequency Mode (HFM) and Lowest Frequency Mode (LFM) refer
to the highest and lowest core operating frequencies supported on the processor. Active
mode load line specifications apply in all states. VCC,BOOT is the default voltage driven
by the voltage regulator at power up in order to set the VID values. Unless specified
otherwise, all specifications for the processor are at Tjunction = 100C. Care should be
taken to read all notes associated with each parameter.
NOTES:
24 Datasheet
Electrical Specifications
1. Each processor is programmed with a maximum valid voltage identification value (VID),
which is set at manufacturing and can not be altered. Individual maximum VID values are
calibrated during manufacturing such that two processors at the same frequency may have
different settings within the VID range. Note that this differs from the VID employed by the
processor during a power management event (Intel Thermal Monitor 2, Enhanced Intel
SpeedStep Technology, or Enhanced Halt state).
2. The voltage specifications are assumed to be measured across VCC_SENSE and VSS_SENSE
pins at socket with a 100-MHz bandwidth oscilloscope, 1.5-pF maximum probe
capacitance, and 1-M minimum impedance. The maximum length of ground wire on the
probe should be less than 5 mm. Ensure external noise from the system is not coupled in
the scope probe.
3. Specified at 100C Tj.
4. Specified at the VID voltage.
5. The ICCDES(max) specification of 36 A comprehends only processor standard voltage HFM
frequencies. Platforms should be designed to 44 A to be compatible with Intel Centrino
Duo Processor Technology.
6. Based on simulations and averaged over the duration of any change in current. Specified
by design/characterization at nominal VCC. Not 100% tested.
7. Measured at the bulk capacitors on the motherboard.
8. VCC,BOOT tolerance is shown in Figure 3.
9. This is a steady-state ICCP current specification, which is applicable when both VCCP and
VCC_CORE are high.
10. This is a power-up peak current specification, which is applicable when VCCP is high and
VCC_CORE is low.
11. Specified at the nominal VCC.
Datasheet 25
Electrical Specifications
VCC [V]
Slope = -2.1 mV/A at package
VccSense, VssSense pins.
Differential Remote Sense required.
VCC max {HFM|LFM}
ICC [A]
0 ICC max {HFM|LFM}
NOTE: For low voltage, if PSI# is not asserted then the 13-mV ripple allowance becomes 10 mV.
26 Datasheet
Electrical Specifications
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. Crossing Voltage is defined as absolute voltage where rising edge of BCLK0 is equal to the falling edge of
BCLK1.
3. Threshold Region is defined as a region entered about the crossing voltage in which the differential receiver
switches. It includes input threshold hysteresis.
4. For Vin between 0 V and VIH.
5. Cpad includes die capacitance only. No package parasitics are included.
6. VCROSS is defined as the total variation of all crossing voltages as defined in note 2.
Table 9. AGTL+ Signal Group DC Specifications
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. VIL is defined as the maximum voltage level at a receiving agent that will be interpreted as a logical low
value.
3. VIH is defined as the minimum voltage level at a receiving agent that will be interpreted as a logical high
value.
4. VIH and VOH may experience excursions above VCCP. However, input signal drivers must comply with the
signal quality specifications.
5. This is the pull-down driver resistance. Refer to processor I/O Buffer Models for I/V characteristics.
Measured at 0.31*VCCP. RON (min) = 0.38*RTT, RON (typ) = 0.45*RTT, RON (max) = 0.52*RTT.
6. GTLREF should be generated from VCCP with a 1% tolerance resistor divider. Tolerance of resistor divider
decides the tolerance of GTLREF. The VCCP referred to in these specifications is the instantaneous VCCP.
7. RTT is the on-die termination resistance measured at VOL of the AGTL+ output driver. Measured at
0.31*VCCP. RTT is connected to VCCP on die. Refer to processor I/O buffer models for I/V characteristics.
8. Specified with on die RTT and RON are turned off.
9. Cpad includes die capacitance only. No package parasitics are included.
10. This spec applies to all AGTL+ signals except for PREQ#. RTT for PREQ# is between 1.5 k to 6.0 k.
Datasheet 27
Electrical Specifications
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. The VCCP referred to in these specifications refers to instantaneous VCCP.
3. Refer to the processor I/O Buffer Models for I/V characteristics.
4. Measured at 0.1*VCCP.
5. Measured at 0.9*VCCP.
6. For Vin between 0 V and VCCP. Measured when the driver is tristated.
7. Cpad1 includes die capacitance only for DPSLP#,PWRGOOD. No package parasitics are included.
8. Cpad2 includes die capacitance for all other CMOS input signals. No package parasitics are included.
NOTES:
1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
2. Measured at 0.2*VCCP.
3. VOH is determined by value of the external pull-up resistor to VCCP. Please refer to platform design guide for
details.
4. For Vin between 0 V and VOH.
5. Cpad includes die capacitance only. No package parasitics are included.
28 Datasheet
Package Mechanical Specifications and Pin Information
4 Package Mechanical
Specifications and Pin
Information
4.1 Package Mechanical Specifications
The processor is available in 478-pin Micro-FCPGA package. The package mechanical
dimensions are shown in Figure 4 through Figure 5.
Datasheet 29
30
Figure 4.
!
Side View Bottom View
!
Top View
1
50 0&0
2/3 2&3
50 0&0
Front View 2/3 2&3
23
% 23
-%*.$$ &5
'( )*#)% #"+#,% 2&03
50
2&3 2&3
0
203
0
203
00
2/03
Micro-FCPGA Processor Package Drawing Sheet 1 of 2
Datasheet
Package Mechanical Specifications and Pin Information
Datasheet
Figure 5.
%
"
!" &
&%! &"
"
&
!" &"
Package Mechanical Specifications and Pin Information
%
"
&%!
"
#
#
Side View
$
$
%" Bottom View
Micro-FCPGA Processor Package Drawing Sheet 2 of 2
Top View
31
Package Mechanical Specifications and Pin Information
Table 12. Processor Pin Coordinates from Top of the Package (Sheet 1 of 2)
1 2 3 4 5 6 7 8 9 10 11 12 13
A SMI# VSS FERR# A20M# VCC VSS VCC VCC VSS VCC VCC A
B RESET# RSVD INIT# LINT1 DPSLP# VSS VCC VSS VCC VCC VSS VCC VSS B
IGNNE THERM
C RSVD VSS RSVD VSS LINT0 VSS VCC VCC VSS VCC VCC C
# TRIP#
STPCLK PWRGO
D VSS RSVD RSVD VSS SLP# VSS VCC VCC VSS VCC VSS D
# OD
DPRSTP
E DBSY# BNR# VSS HITM# VSS VCC VSS VCC VCC VSS VCC VCC E
#
F BR0# VSS RS[0]# RS[1]# VSS RSVD VCC VSS VCC VCC VSS VCC VSS F
REQ[1]
H ADS# VSS LOCK# DEFER# VSS H
#
REQ[3]
J A[9]# VSS A[3]# VSS VCCP J
#
REQ[2] REQ[0]
K VSS VSS A[6]# VCCP K
# #
ADSTB[ REQ[4]
L A[13]# VSS A[4]# VSS L
0]# #
ADSTB
V COMP[3] VSS RSVD VSS VCCP V
[1]#
AA RSVD VSS RSVD RSVD VSS TDI VCC VSS VCC VCC VSS VCC VCC AA
AB VSS RSVD TDO VSS TMS TRST# VCC VSS VCC VCC VSS VCC VSS AB
BPM[3]
AC PREQ# PRDY# VSS TCK VSS VCC VSS VCC VCC VSS VCC VCC AC
#
BPM[1] BPM[0]
AD BPM[2]# VSS VSS VID[0] VCC VSS VCC VCC VSS VCC VSS AD
# #
VSS
AE VSS VID[6] VID[4] VSS VID[2] PSI# VSS VCC VCC VSS VCC VCC AE
SENSE
VCC
AF RSVD VID[5] VSS VID[3] VID[1] VSS VSS VCC VCC VSS VCC VSS AF
SENSE
1 2 3 4 5 6 7 8 9 10 11 12 13
32 Datasheet
Package Mechanical Specifications and Pin Information
Table 13. Processor Pin Coordinates from Top of the Package (Sheet 2 of 2)
14 15 16 17 18 19 20 21 22 23 24 25 26
A VSS VCC VSS VCC VCC VSS VCC BCLK[1] BCLK[0] VSS THRMDA THRMDC VSS A
B VCC VCC VSS VCC VCC VSS VCC VSS BSEL[0] BSEL[1] VSS RSVD VCCA B
C VSS VCC VSS VCC VCC VSS DBR# BSEL[2] VSS RSVD RSVD VSS TEST1 C
PROC
D VCC VCC VSS VCC VCC VSS IERR# RSVD VSS DPWR# TEST2 VSS D
HOT#
E VSS VCC VSS VCC VCC VSS VCC VSS D[0]# D[7]# VSS D[6]# D[2]# E
F VCC VCC VSS VCC VCC VSS VCC DRDY# VSS D[4]# D[1]# VSS D[13]# F
DSTBP[0]
G VCCP VSS D[9]# D[5]# VSS G
#
DSTBN[0]
H VSS D[3]# VSS D[15]# D[12]# H
#
DINV[0
J VCCP VSS D[11]# D[10]# VSS J
]#
DSTBN[1] DINV[1
M VCCP VSS D[23]# VSS M
# ]#
DSTBP[1]
N VCCP D[16]# VSS D[31]# VSS N
#
COMP
R VCCP VSS D[19]# D[28]# VSS R
[0]
COMP
U VSS D[39]# D[37]# VSS D[38]# U
[1]
DSTBN[2]
W VCCP D[41]# VSS D[36]# VSS W
#
Y DSTBP[2]
VSS D[45]# D[42]# VSS D[44]# Y
#
A
AA VSS VCC VSS VCC VCC VSS VCC D[51]# VSS D[32]# D[47]# VSS D[43]# A
A
AB VCC VCC VSS VCC VCC VSS VCC D[52]# D[50]# VSS D[33]# D[40]# VSS B
DINV[3
AC VSS VCC VSS VCC VCC VSS VSS D[48]# D[49]# VSS D[53]# D[46]# AC
]#
A DSTBN[3] A
VCC VCC VSS VCC VCC VSS D[54]# D[59]# VSS D[57]# VSS GTLREF
D # D
DSTBP[3]
AE VSS VCC VSS VCC VCC VSS VCC D[58]# D[55]# VSS # D[60]# VSS AE
AF VCC VCC VSS VCC VCC VSS VCC VSS D[62]# D[56]# VSS D[61]# D[63]# AF
14 15 16 17 18 19 20 21 22 23 24 25 26
Datasheet 33
Package Mechanical Specifications and Pin Information
34 Datasheet
Package Mechanical Specifications and Pin Information
Datasheet 35
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 3 of 22) (Sheet 4 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
36 Datasheet
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 5 of 22) (Sheet 6 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
Datasheet 37
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 7 of 22) (Sheet 8 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
38 Datasheet
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 9 of 22) (Sheet 10 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
THERMTRIP Power/
C7 Open Drain Output VCC AD15
# Other
TMS AB5 CMOS Input Power/
VCC AC15
Other
Common
TRDY# G2 Input
Clock Power/
VCC AF15
Other
TRST# AB6 CMOS Input
Power/
Power/ VCC AE15
VCC AB20 Other
Other
Power/
Power/ VCC AB14
VCC AA20 Other
Other
Power/
Power/ VCC AA13
VCC AF20 Other
Other
Power/
Power/ VCC AD14
VCC AE20 Other
Other
Power/
Power/ VCC AC13
VCC AB18 Other
Other
Power/
Power/ VCC AF14
VCC AB17 Other
Other
Power/
Power/ VCC AE13
VCC AA18 Other
Other
Power/
Power/ VCC AB12
VCC AA17 Other
Other
Power/
Power/ VCC AA12
VCC AD18 Other
Other
Power/
Power/ VCC AD12
VCC AD17 Other
Other
Power/
Power/ VCC AC12
VCC AC18 Other
Other
Power/
Power/ VCC AF12
VCC AC17 Other
Other
Power/
Power/ VCC AE12
VCC AF18 Other
Other
Power/
Power/ VCC AB10
VCC AF17 Other
Other
Power/
Power/ VCC AB9
VCC AE18 Other
Other
Power/
Power/ VCC AA10
VCC AE17 Other
Other
Power/
Power/ VCC AA9
VCC AB15 Other
Other
Power/
Power/ VCC AD10
VCC AA15 Other
Other
Datasheet 39
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 11 of 22) (Sheet 12 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
Power/ Power/
VCC AD9 VCC C18
Other Other
Power/ Power/
VCC AC10 VCC C17
Other Other
Power/ Power/
VCC AC9 VCC F18
Other Other
Power/ Power/
VCC AF10 VCC F17
Other Other
Power/ Power/
VCC AF9 VCC E18
Other Other
Power/ Power/
VCC AE10 VCC E17
Other Other
Power/ Power/
VCC AE9 VCC B15
Other Other
Power/ Power/
VCC AB7 VCC A15
Other Other
Power/ Power/
VCC AA7 VCC D15
Other Other
Power/ Power/
VCC AD7 VCC C15
Other Other
Power/ Power/
VCC AC7 VCC F15
Other Other
Power/ Power/
VCC B20 VCC E15
Other Other
Power/ Power/
VCC A20 VCC B14
Other Other
Power/ Power/
VCC F20 VCC A13
Other Other
Power/ Power/
VCC E20 VCC D14
Other Other
Power/ Power/
VCC B18 VCC C13
Other Other
Power/ Power/
VCC B17 VCC F14
Other Other
Power/ Power/
VCC A18 VCC E13
Other Other
Power/ Power/
VCC A17 VCC B12
Other Other
Power/ Power/
VCC D18 VCC A12
Other Other
Power/ Power/
VCC D17 VCC D12
Other Other
40 Datasheet
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 13 of 22) (Sheet 14 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
Power/ Power/
VCC C12 VCCP J6
Other Other
Power/ Power/
VCC F12 VCCP M6
Other Other
Power/ Power/
VCC E12 VCCP N6
Other Other
Power/ Power/
VCC B10 VCCP T6
Other Other
Power/ Power/
VCC B9 VCCP R6
Other Other
Power/ Power/
VCC A10 VCCP K21
Other Other
Power/ Power/
VCC A9 VCCP J21
Other Other
Power/ Power/
VCC D10 VCCP M21
Other Other
Power/ Power/
VCC D9 VCCP N21
Other Other
Power/ Power/
VCC C10 VCCP T21
Other Other
Power/ Power/
VCC C9 VCCP R21
Other Other
Power/ Power/
VCC F10 VCCP V21
Other Other
Power/ Power/
VCC F9 VCCP W21
Other Other
Power/ Power/
VCC E10 VCCP V6
Other Other
Power/ Power/
VCC E9 VCCP G21
Other Other
Power/ Power/
VCC B7 VCCSENSE AF7
Other Other
Power/ VID[0] AD6 CMOS Output
VCC A7
Other
VID[1] AF5 CMOS Output
Power/
VCC F7 VID[2] AE5 CMOS Output
Other
VID[3] AF4 CMOS Output
Power/
VCC E7
Other VID[4] AE3 CMOS Output
Power/ VID[5] AF2 CMOS Output
VCCA B26
Other
VID[6] AE2 CMOS Output
Power/
VCCP K6 Power/
Other VSS AB26
Other
Datasheet 41
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 15 of 22) (Sheet 16 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
Power/ Power/
VSS AA25 VSS AF16
Other Other
Power/ Power/
VSS AD25 VSS AE16
Other Other
Power/ Power/
VSS AE26 VSS AB13
Other Other
Power/ Power/
VSS AB23 VSS AA14
Other Other
Power/ Power/
VSS AC24 VSS AD13
Other Other
Power/ Power/
VSS AF24 VSS AC14
Other Other
Power/ Power/
VSS AE23 VSS AF13
Other Other
Power/ Power/
VSS AA22 VSS AE14
Other Other
Power/ Power/
VSS AD22 VSS AB11
Other Other
Power/ Power/
VSS AC21 VSS AA11
Other Other
Power/ Power/
VSS AF21 VSS AD11
Other Other
Power/ Power/
VSS AB19 VSS AC11
Other Other
Power/ Power/
VSS AA19 VSS AF11
Other Other
Power/ Power/
VSS AD19 VSS AE11
Other Other
Power/ Power/
VSS AC19 VSS AB8
Other Other
Power/ Power/
VSS AF19 VSS AA8
Other Other
Power/ Power/
VSS AE19 VSS AD8
Other Other
Power/ Power/
VSS AB16 VSS AC8
Other Other
Power/ Power/
VSS AA16 VSS AF8
Other Other
Power/ Power/
VSS AD16 VSS AE8
Other Other
Power/ Power/
VSS AC16 VSS AA5
Other Other
42 Datasheet
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 17 of 22) (Sheet 18 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
Power/ Power/
VSS AD5 VSS V5
Other Other
Power/ Power/
VSS AC6 VSS U6
Other Other
Power/ Power/
VSS AF6 VSS Y6
Other Other
Power/ Power/
VSS AB4 VSS A4
Other Other
Power/ Power/
VSS AC3 VSS D4
Other Other
Power/ Power/
VSS AF3 VSS E3
Other Other
Power/ Power/
VSS AE4 VSS H3
Other Other
Power/ Power/
VSS AB1 VSS G4
Other Other
Power/ Power/
VSS AA2 VSS K4
Other Other
Power/ Power/
VSS AD2 VSS L3
Other Other
Power/ Power/
VSS AE1 VSS P3
Other Other
Power/ Power/
VSS B6 VSS N4
Other Other
Power/ Power/
VSS C5 VSS T4
Other Other
Power/ Power/
VSS F5 VSS U3
Other Other
Power/ Power/
VSS E6 VSS Y3
Other Other
Power/ Power/
VSS H6 VSS W4
Other Other
Power/ Power/
VSS J5 VSS D1
Other Other
Power/ Power/
VSS M5 VSS C2
Other Other
Power/ Power/
VSS L6 VSS F2
Other Other
Power/ Power/
VSS P6 VSS G1
Other Other
Power/ Power/
VSS R5 VSS K1
Other Other
Datasheet 43
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 19 of 22) (Sheet 20 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
Power/ Power/
VSS J2 VSS D19
Other Other
Power/ Power/
VSS M2 VSS C19
Other Other
Power/ Power/
VSS N1 VSS F19
Other Other
Power/ Power/
VSS T1 VSS E19
Other Other
Power/ Power/
VSS R2 VSS B16
Other Other
Power/ Power/
VSS V2 VSS A16
Other Other
Power/ Power/
VSS W1 VSS D16
Other Other
Power/ Power/
VSS A26 VSS C16
Other Other
Power/ Power/
VSS D26 VSS F16
Other Other
Power/ Power/
VSS C25 VSS E16
Other Other
Power/ Power/
VSS F25 VSS B13
Other Other
Power/ Power/
VSS B24 VSS A14
Other Other
Power/ Power/
VSS A23 VSS D13
Other Other
Power/ Power/
VSS D23 VSS C14
Other Other
Power/ Power/
VSS E24 VSS F13
Other Other
Power/ Power/
VSS B21 VSS E14
Other Other
Power/ Power/
VSS C22 VSS B11
Other Other
Power/ Power/
VSS F22 VSS A11
Other Other
Power/ Power/
VSS E21 VSS D11
Other Other
Power/ Power/
VSS B19 VSS C11
Other Other
Power/ Power/
VSS A19 VSS F11
Other Other
44 Datasheet
Package Mechanical Specifications and Pin Information
Table 14. Pin Listing by Pin Name Table 14. Pin Listing by Pin Name
(Sheet 21 of 22) (Sheet 22 of 22)
Signal Signal
Pin Pin
Pin Name Buffer Direction Pin Name Buffer Direction
Number Number
Type Type
Power/ Power/
VSS E11 VSS N23
Other Other
Power/ Power/
VSS B8 VSS T23
Other Other
Power/ Power/
VSS A8 VSS U24
Other Other
Power/ Power/
VSS D8 VSS Y24
Other Other
Power/ Power/
VSS C8 VSS W23
Other Other
Power/ Power/
VSS F8 VSS H21
Other Other
Power/ Power/
VSS E8 VSS J22
Other Other
Power/ Power/
VSS G26 VSS M22
Other Other
Power/ Power/
VSS K26 VSS L21
Other Other
Power/ Power/
VSS J25 VSS P21
Other Other
Power/ Power/
VSS M25 VSS R22
Other Other
Power/ Power/
VSS N26 VSS V22
Other Other
Power/ Power/
VSS T26 VSS U21
Other Other
Power/ Power/
VSS R25 VSS Y21
Other Other
Power/ Power/
VSS V25 VSSSENSE AE7 Output
Other Other
Power/
VSS W26
Other
Power/
VSS H24
Other
Power/
VSS G23
Other
Power/
VSS K23
Other
Power/
VSS L24
Other
Power/
VSS P24
Other
Datasheet 45
Package Mechanical Specifications and Pin Information
46 Datasheet
Package Mechanical Specifications and Pin Information
Table 15. Pin Listing by Pin Number Table 15. Pin Listing by Pin Number
(Sheet 3 of 16) (Sheet 4 of 16)
Datasheet 47
Package Mechanical Specifications and Pin Information
Table 15. Pin Listing by Pin Number Table 15. Pin Listing by Pin Number
(Sheet 5 of 16) (Sheet 6 of 16)
48 Datasheet
Package Mechanical Specifications and Pin Information
Table 15. Pin Listing by Pin Number Table 15. Pin Listing by Pin Number
(Sheet 7 of 16) (Sheet 8 of 16)
Datasheet 49
Package Mechanical Specifications and Pin Information
Table 15. Pin Listing by Pin Number Table 15. Pin Listing by Pin Number
(Sheet 9 of 16) (Sheet 10 of 16)
50 Datasheet
Package Mechanical Specifications and Pin Information
Table 15. Pin Listing by Pin Number Table 15. Pin Listing by Pin Number
(Sheet 11 of 16) (Sheet 12 of 16)
Datasheet 51
Package Mechanical Specifications and Pin Information
Table 15. Pin Listing by Pin Number Table 15. Pin Listing by Pin Number
(Sheet 13 of 16) (Sheet 14 of 16)
Input/ Input/
M23 D[23]# Source Synch P25 D[24]# Source Synch
Output Output
DSTBN[1] Input/ Input/
M24 Source Synch P26 D[18]# Source Synch
# Output Output
M25 VSS Power/Other Input/
R1 A[16]# Source Synch
Output
Input/
M26 DINV[1]# Source Synch
Output R2 VSS Power/Other
N1 VSS Power/Other Input/
R3 A[19]# Source Synch
Output
Input/
N2 A[8]# Source Synch
Output Input/
R4 A[24]# Source Synch
Output
Input/
N3 A[10]# Source Synch
Output R5 VSS Power/Other
N4 VSS Power/Other R6 VCCP Power/Other
N5 RSVD Reserved R21 VCCP Power/Other
N6 VCCP Power/Other R22 VSS Power/Other
N21 VCCP Power/Other Input/
R23 D[19]# Source Synch
Output
Input/
N22 D[16]# Source Synch
Output Input/
R24 D[28]# Source Synch
Output
N23 VSS Power/Other
R25 VSS Power/Other
Input/
N24 D[31]# Source Synch
Output Input/
R26 COMP[0] Power/Other
Output
Input/
N25 DSTBP[1]# Source Synch
Output T1 VSS Power/Other
N26 VSS Power/Other T2 RSVD Reserved
Input/ Input/
P1 A[15]# Source Synch T3 A[26]# Source Synch
Output Output
Input/ T4 VSS Power/Other
P2 A[12]# Source Synch
Output
Input/
T5 A[25]# Source Synch
P3 VSS Power/Other Output
Input/ T6 VCCP Power/Other
P4 A[14]# Source Synch
Output
T21 VCCP Power/Other
Input/
P5 A[11]# Source Synch T22 RSVD Reserved
Output
T23 VSS Power/Other
P6 VSS Power/Other
Input/
P21 VSS Power/Other T24 D[27]# Source Synch
Output
Input/
P22 D[25]# Source Synch Input/
Output T25 D[30]# Source Synch
Output
Input/
P23 D[26]# Source Synch T26 VSS Power/Other
Output
Input/
P24 VSS Power/Other U1 COMP[2] Power/Other
Output
52 Datasheet
Package Mechanical Specifications and Pin Information
Table 15. Pin Listing by Pin Number Table 15. Pin Listing by Pin Number
(Sheet 15 of 16) (Sheet 16 of 16)
Input/ Input/
U2 A[23]# Source Synch W5 A[28]# Source Synch
Output Output
U3 VSS Power/Other Input/
W6 A[20]# Source Synch
Output
Input/
U4 A[21]# Source Synch
Output W21 VCCP Power/Other
Input/ Input/
U5 A[18]# Source Synch W22 D[41]# Source Synch
Output Output
U6 VSS Power/Other W23 VSS Power/Other
U21 VSS Power/Other DSTBN[2] Input/
W24 Source Synch
# Output
Input/
U22 D[39]# Source Synch
Output Input/
W25 D[36]# Source Synch
Output
Input/
U23 D[37]# Source Synch
Output W26 VSS Power/Other
U24 VSS Power/Other Input/
Y1 A[31]# Source Synch
Output
Input/
U25 D[38]# Source Synch
Output Input/
Y2 A[17]# Source Synch
Output
Input/
U26 COMP[1] Power/Other
Output Y3 VSS Power/Other
Input/ Input/
V1 COMP[3] Power/Other Y4 A[29]# Source Synch
Output Output
V2 VSS Power/Other Input/
Y5 A[22]# Source Synch
Output
V3 RSVD Reserved
Y6 VSS Power/Other
Input/
V4 ADSTB[1]# Source Synch
Output Y21 VSS Power/Other
V5 VSS Power/Other Input/
Y22 D[45]# Source Synch
Output
V6 VCCP Power/Other
Input/
V21 VCCP Power/Other Y23 D[42]# Source Synch
Output
V22 VSS Power/Other
Y24 VSS Power/Other
Input/
V23 DINV[2]# Source Synch Input/
Output Y25 DSTBP[2]# Source Synch
Output
Input/
V24 D[34]# Source Synch Input/
Output Y26 D[44]# Source Synch
Output
V25 VSS Power/Other
Input/
V26 D[35]# Source Synch
Output
W1 VSS Power/Other
Input/
W2 A[30]# Source Synch
Output
Input/
W3 A[27]# Source Synch
Output
W4 VSS Power/Other
Datasheet 53
Package Mechanical Specifications and Pin Information
54 Datasheet
Package Mechanical Specifications and Pin Information
The differential pair BCLK (Bus Clock) determines the FSB frequency.
All FSB agents must receive these signals to drive their outputs and
BCLK[1:0] Input latch their inputs.
All external timing parameters are specified with respect to the rising
edge of BCLK0 crossing VCROSS.
BNR# (Block Next Request) is used to assert a bus stall by any bus
Input/
BNR# agent who is unable to accept new bus transactions. During a bus
Output
stall, the current bus owner cannot issue any new transactions.
BPM[3:0]# (Breakpoint Monitor) are breakpoint and performance
monitor signals. They are outputs from the processor which indicate
the status of breakpoints and programmable counters used for
Output
BPM[2:1]# monitoring processor performance. BPM[3:0]# should connect the
Input/ appropriate pins of all processor FSB agents.This includes debug or
BPM[3,0]#
Output performance monitoring tools.
For termination requirements please contact your Intel
representative.
Datasheet 55
Package Mechanical Specifications and Pin Information
D[15:0]# 0 0
D[31:16]# 1 1
D[47:32]# 2 2
D[63:48]# 3 3
56 Datasheet
Package Mechanical Specifications and Pin Information
DPRSTP# Not used DPRSTP# is not used by Pentium dual-core mobile processor.
DPSLP# when asserted on the platform causes the processor to
transition from the Sleep State to the Deep Sleep state. In order to
DPSLP# Input
return to the Sleep State, DPSLP# must be deasserted. DPSLP# is
driven by the ICH7-M chipset.
DPWR# is a control signal from the Intel 945 Express Chipset used to
DPWR# Input
reduce power on the processor data bus input buffers.
DRDY# (Data Ready) is asserted by the data driver on each data
Input/ transfer, indicating valid data on the data bus. In a multi-common
DRDY#
Output clock data transfer, DRDY# may be deasserted to insert idle clocks.
This signal must connect the appropriate pins of both FSB agents.
Data strobe used to latch in D[63:0]#.
Datasheet 57
Package Mechanical Specifications and Pin Information
58 Datasheet
Package Mechanical Specifications and Pin Information
Datasheet 59
Package Mechanical Specifications and Pin Information
60 Datasheet
Package Mechanical Specifications and Pin Information
Datasheet 61
Package Mechanical Specifications and Pin Information
62 Datasheet
Thermal Specifications and Design Considerations
For optimal operation and long-term reliability of Intel processor-based systems, the
system/processor thermal solution should be designed so that the processor remains
within the minimum and maximum junction temperature (Tj) specifications at the
corresponding thermal design power (TDP) value listed in Table 17 to Table 21.
Warning: Any attempt to operate that processor outside these operating limits may result in
permanent damage to the processor and potentially other components in the system.
At 100C
TDP T2060 1.60 GHz & HFM Vcc 31 W
Notes 1, 4, 5
At 100C
TDP T2080 1.73 GHz & HFM Vcc 31 W
Notes 1, 4, 5
At 100C
TDP T2130 1.86 GHz & HFM Vcc 31 W
Notes 1, 4, 5
NOTES:
1. The TDP specification should be used to design the processor thermal solution. The TDP is
not the maximum theoretical power the processor can generate.
2. Not 100% tested. These power specifications are determined by characterization of the
processor currents at higher temperatures and extrapolating the values for the
temperature indicated.
3. As measured by the activation of the on-die Intel Thermal Monitor. The Intel Thermal
Monitors automatic mode is used to indicate that the maximum TJ has been reached.
Refer to Section 5.1 for more details.
4. The Intel Thermal Monitor automatic mode must be enabled for the processor to operate
within specifications.
Datasheet 63
Thermal Specifications and Design Considerations
Note: The reading of the external thermal sensor (on the motherboard) connected to the
processor thermal diode signals, will not necessarily reflect the temperature of the
hottest location on the die. This is due to inaccuracies in the external thermal sensor,
on-die temperature gradients between the location of the thermal diode and the hottest
location on the die, and time based variations in the die temperature measurement.
Time based variations can occur when the sampling rate of the thermal diode (by the
thermal sensor) is slower than the rate at which the TJ temperature can change.
Offset between the thermal diode based temperature reading and the Intel Thermal
Monitor reading may be characterized using the Intel Thermal Monitors Automatic
mode activation of thermal control circuit. This temperature offset must be taken into
account when using the processor thermal diode to implement power management
events. This offset is different than the diode Toffset value programmed into the
processor Model Specific Register (MSR).
Table 18, Table 19, Table 20, and Table 21 provide the diode interface and
specifications. Two different sets of diode parameters are listed in Table 19 and
Table 20. The Diode Model parameters (Table 19) apply to traditional thermal sensors
that use the Diode Equation to determine the processor temperature. Transistor Model
parameters (Table 20) have been added to support thermal sensors that use the
transistor equation method. The Transistor Model may provide more accurate
temperature measurements when the diode ideality factor is closer to the maximum or
minimum limits. Please contact your external thermal sensor supplier for their
recommendation. This thermal diode is separate from the Intel Thermal Monitor's
thermal sensor and cannot be used to predict the behavior of the Intel Thermal Monitor.
64 Datasheet
Thermal Specifications and Design Considerations
NOTES:
1. Intel does not support or recommend operation of the thermal diode under reverse bias.
Intel does not support or recommend operation of the thermal diode when the processor
power supplies are not within their specified tolerance range.
2. Characterized across a temperature range of 50 - 100C.
3. Not 100% tested. Specified by design characterization.
4. The ideality factor, n, represents the deviation from ideal diode behavior as exemplified by
the diode equation:
IFW = IS * (e qVD/nkT 1)
where IS = saturation current, q = electronic charge, VD = voltage across the diode, k =
Boltzmann Constant, and T = absolute temperature (Kelvin).
5. The series resistance, RT, is provided to allow for a more accurate measurement of the
junction temperature. RT, as defined, includes the lands of the processor but does not
include any socket resistance or board trace resistance between the socket and the
external remote diode thermal sensor. RT can be used by remote diode thermal sensors
with automatic series resistance cancellation to calibrate out this error term. Another
application is that a temperature offset can be manually calculated and programmed into
an offset register in the remote diode thermal sensors as exemplified by the equation:
Terror = [RT * (N-1) * IFWmin] / [nk/q * ln N]
where Terror = sensor temperature error, N = sensor current ratio, k = Boltzmann Constant,
q = electronic charge.
NOTES:
1. Intel does not support or recommend operation of the thermal diode under reverse bias.
2. Same as IFW in Table 18.
3. Characterized across a temperature range of 50 - 100 C.
4. Not 100% tested. Specified by design characterization.
5. The ideality factor, nQ, represents the deviation from ideal transistor model behavior as
exemplified by the equation for the collector current:
IC = IS * (e qVBE/nQkT 1)
Where IS = saturation current, q = electronic charge, VBE = voltage across the transistor
base emitter junction (same nodes as VD), k = Boltzmann Constant, and T = absolute
temperature (Kelvin).
6. The series resistance, RT, provided in the Diode Model Table (Table 19) can be used for
more accurate readings as needed.
Datasheet 65
Thermal Specifications and Design Considerations
The ntrim used to calculate the Diode Correction Toffset are listed in Table 21.
66 Datasheet
Thermal Specifications and Design Considerations
With a properly designed and characterized thermal solution, it is anticipated that the
TCC would only be activated for very short periods of time when running the most
power intensive applications. The processor performance impact due to these brief
periods of TCC activation is expected to be minor and hence not detectable. An under-
designed thermal solution that is not able to prevent excessive activation of the TCC in
the anticipated ambient environment may cause a noticeable performance loss, and
may affect the long-term reliability of the processor. In addition, a thermal solution that
is significantly under designed may not be capable of cooling the processor even when
the TCC is active continuously.
The Intel Thermal Monitor controls the processor temperature by modulating (starting
and stopping) the processor core clocks or by initiating an Enhanced Intel SpeedStep
Technology transition when the processor silicon reaches its maximum operating
temperature. The Intel Thermal Monitor uses two modes to activate the TCC:
Automatic mode and on-demand mode. If both modes are activated, Automatic mode
takes precedence.
Note: The Intel Thermal Monitor automatic mode must be enabled through BIOS for the
processor to be operating within specifications.
There are two automatic modes called Intel Thermal Monitor 1 (TM1) and Intel Thermal
Monitor 2 (TM2). These modes are selected by writing values to the Model Specific
Registers (MSRs) of the processor. After Automatic mode is enabled, the TCC will
activate only when the internal die temperature reaches the maximum allowed value
for operation.
Likewise, when Intel Thermal Monitor 2 is enabled, and a high temperature situation
exists, the processor will perform an Enhanced Intel SpeedStep technology transition to
a lower operating point. When the processor temperature drops below the critical level,
the processor will make an Enhanced Intel SpeedStep technology transition to the last
requested operating point.
TM1 and TM2 can co-exist within the processor. If both TM1 and TM2 bits are enabled in
the auto-throttle MSR, TM2 will take precedence over TM1. However, if TM2 is not
sufficient to cool the processor below the maximum operating temperature then TM1
will also activate to help cool down the processor. Intel recommends Thermal Monitor 1
and Thermal Monitor 2 be enabled on the Intel Pentium Dual-Core processor.
Datasheet 67
Thermal Specifications and Design Considerations
When Intel Thermal Monitor 1 is enabled while a high temperature situation exists, the
clocks will be modulated by alternately turning the clocks off and on at a 50% duty
cycle. Cycle times are processor speed dependent and will decrease linearly as
processor core frequencies increase. Once the temperature has returned to a non-
critical level, modulation ceases and TCC goes inactive. A small amount of hysteresis
has been included to prevent rapid active/inactive transitions of the TCC when the
processor temperature is near the trip point. The duty cycle is factory configured and
cannot be modified. Also, automatic mode does not require any additional hardware,
software drivers, or interrupt handling routines. Processor performance will be
decreased by the same amount as the duty cycle when the TCC is active.
The TCC may also be activated via on-demand mode. If bit 4 of the ACPI Intel Thermal
Monitor control register is written to a 1, the TCC will be activated immediately,
independent of the processor temperature. When using on-demand mode to activate
the TCC, the duty cycle of the clock modulation is programmable via bits 3:1 of the
same ACPI Intel Thermal Monitor control register. In automatic mode, the duty cycle is
fixed at 50% on, 50% off, however in on-demand mode, the duty cycle can be
programmed from 12.5% on/ 87.5% off, to 87.5% on/12.5% off in 12.5% increments.
On-demand mode may be used at the same time automatic mode is enabled, however,
if the system tries to enable the TCC via on-demand mode at the same time automatic
mode is enabled and a high temperature condition exists, automatic mode will take
precedence.
An external signal, PROCHOT# (processor hot) is asserted when the processor detects
that its temperature is above the thermal trip point. Bus snooping and interrupt
latching are also active while the TCC is active.
Besides the thermal sensor and thermal control circuit, the Intel Thermal Monitor also
includes one ACPI register, one performance counter register, three Model Specific
Registers (MSR), and one I/O pin (PROCHOT#). All are available to monitor and control
the state of the Intel Thermal Monitor feature. The Intel Thermal Monitor can be
configured to generate an interrupt upon the assertion or deassertion of PROCHOT#.
Note: PROCHOT# will not be asserted when the processor is in the Stop Grant, Sleep and
Deep Sleep low power states (internal clocks stopped), hence the thermal diode
reading must be used as a safeguard to maintain the processor junction temperature
within maximum specification. If the platform thermal solution is not able to maintain
the processor junction temperature within the maximum specification, the system must
initiate an orderly shutdown to prevent damage. If the processor enters one of the
above low power states with PROCHOT# already asserted, PROCHOT# will remain
asserted until the processor exits the low power state and the processor junction
temperature drops below the thermal trip point.
If Thermal Monitor automatic mode is disabled, the processor will be operating out of
specification. Regardless of enabling the automatic or on-demand modes, in the event
of a catastrophic cooling failure, the processor will automatically shut down when the
silicon has reached a temperature of approximately 125C. At this point the
THERMTRIP# signal will go active. THERMTRIP# activation is independent of processor
activity and does not generate any bus cycles. When THERMTRIP# is asserted, the
processor core voltage must be shut down within the time specified in Chapter 3.
68 Datasheet
Thermal Specifications and Design Considerations
potential activation of processor core clock modulation via the Thermal Monitor. The
digital thermal sensor is only valid while the processor is in the normal operating state
(C0 state).
Unlike traditional thermal devices, the Digital Thermal sensor will output a temperature
relative to the maximum supported operating temperature of the processor (TJ,MAX). It
is the responsibility of software to convert the relative temperature to an absolute
temperature. The temperature returned by the digital thermal sensor will always be at
or below TJ,MAX. Over temperature conditions are detectable via an Out Of Spec status
bit. This bit is also part of the Digital Thermal sensor MSR. When this bit is set, the
processor is operating out of specification and immediate shutdown of the system
should occur. The processor operation and code execution is not guaranteed once the
activation of the Out of Spec status bit is set.
The Digital Thermal Sensor (DTS) relative temperature readout corresponds to the
Intel Thermal Monitor (TM1/TM2) trigger point. When the DTS indicates maximum
processor core temperature has been reached the TM1 or TM2 hardware thermal
control mechanism will activate. The DTS and TM1/TM2 temperature may not
correspond to the thermal diode reading since the thermal diode is located in a
separate portion of the die and thermal gradient between the individual core DTS.
Additionally, the thermal gradient from DTS to thermal diode can vary substantially due
to changes in processor power, mechanical and thermal attach and software
application. The system designer is required to use the DTS to guarantee proper
operation of the processor within its temperature operating specifications.
Changes to the temperature can be detected via two programmable thresholds located
in the processor MSRs. These thresholds have the capability of generating interrupts
via the core's local APIC. Refer to the Intel Architecture Software Developer's Manual
for specific register and programming details
An external signal, PROCHOT# (processor hot), is asserted when the processor die
temperature has reached its maximum operating temperature. If the Intel Thermal
Monitor 1 or Intel Thermal Monitor 2 is enabled (note that the Thermal Monitor 1 or
Thermal Monitor 2 must be enabled for the processor to be operating within
specification), the TCC will be active when PROCHOT# is asserted. The processor can
be configured to generate an interrupt upon the assertion or deassertion of
PROCHOT#.
Datasheet 69
Thermal Specifications and Design Considerations
When PROCHOT# is driven by an external agent, if only TM1 is enabled on both cores,
then both processor cores will have their core clocks modulated. If TM2 is enabled on
both cores, then both processor core will enter the lowest programmed TM2
performance state.
One application is the thermal protection of voltage regulators (VR). System designers
can create a circuit to monitor the VR temperature and activate the TCC when the
temperature limit of the VR is reached. By asserting PROCHOT# (pulled-low) and
activating the TCC, the VR can cool down as a result of reduced processor power
consumption. Bi-directional PROCHOT# can allow VR thermal designs to target
maximum sustained current instead of maximum current. Systems should still provide
proper cooling for the VR, and rely on bi-directional PROCHOT# only as a backup in
case of system cooling failure. The system thermal design should allow the power
delivery circuitry to operate within its temperature specification even while the
processor is operating at its TDP. With a properly designed and characterized thermal
solution, it is anticipated that bi-directional PROCHOT# would only be asserted for very
short periods of time when running the most power intensive applications. An under-
designed thermal solution that is not able to prevent excessive assertion of PROCHOT#
in the anticipated ambient environment may cause a noticeable performance loss.
70 Datasheet