Multiple Choice Questions: SNJB College of Engineering Department of Computer Engineering
Multiple Choice Questions: SNJB College of Engineering Department of Computer Engineering
3. Microprocessor is the of the computer and it perform all the computational tasks
A. main
B. heart
C. important
D. simple
ANSWER: B
ANSWER: A
D. random stack
ANSWER: B
22. The BIU prefetches the instruction from memory and store them in
A. queue
B. register
C. memory
D. stack
ANSWER: A
C. 16 bits D.
32 bits
ANSWER: C
33. Instruction providing both segment base and offset address are called
A. below type
.
B. far type
C. low type
D. high type
ANSWER: B
35. The microprocessor determines whether the specified condition exists or not by testing the
A. carry flag
B. conditional flag
C. common flag
D. sign flag
ANSWER: B
39. The 8086 fetches instruction one after another from of memory
A. code segment
B. IP
C. ES
D. SS
ANSWER: A
A. queue
B. stack
C. segment
D. register
ANSWER: A
41. The is required to synchronize the internal operands in the processor CIK Signal
A. UR Signal
B. Vcc
C. AIE
D. Ground
ANSWER: A
43. The pin of minimum mode AD0- AD15 has data bus
A. 4 bit
B. 20 bit
C. 16 bit
D. 32 bit
ANSWER: C
46. The functions of Pins from 24 to 31 depend on the mode in which is operating
A. 8085
B. 8086
C. 80835
D. 80845
ANSWER: B
.
50. In max mode, control bus signal So,S1 and S2 are sent out in form
A. decoded
B. encoded
C. shared
D. un shared
ANSWER: B
51. The bus controller device decodes the signals to produce the control bus signal
A. internal
B. data
C. external D.
address
ANSWER: C
52. A Instruction at the end of interrupt service program takes the execution back to the interrupted
program
A. forward
B. return
C. data
D. line
ANSWER: B
53. The main concerns of the are to define a flexible set of commands
A. memory interface
B. peripheral interface
C. both (A) and (B)
D. control interface
.
ANSWER: A
54. Primary function of memory interfacing is that the should be able to read from and write
into register
A. multiprocessor
B. microprocessor
C. dual Processor
D. coprocessor
ANSWER: B
57. The Microprocessor places 16 bit address on the add lines from that address by register should
be selected
A. address
B. one
C. two
D. three
ANSWER: B
58. The of the memory chip will identify and select the register for the EPROM
A. internal decoder
B. external decoder
C. address decoder
D. data decoder
ANSWER: A
60. To interface memory with the microprocessor, connect register the lines of the address bus must be
added to address lines of the chip
.
A. single
B. memory
C. multiple
D. triple
ANSWER: B
61. The remaining address line of bus is decoded to generate chip select signal
A. data
B. address
C. control bus
D. both (a) and (b)
ANSWER: B
64. has certain signal requirements write into and read from its registers
A. memory
B. register
C. both (a) and (b)
D. control
ANSWER: A
65. The memory chips such as 2732 EPROM and static R/W memory plays a major role in
memory interfacing
A. 2732 EPROM
B. 6116
C. 8085
D. 8086
ANSWER: B
67. The primary function of the is to accept data from I/P devices
A. multiprocessor
B. microprocessor
C. peripherals
D. interfaces
ANSWER: B
68. Designing logic circuits and writing instructions to enable the microprocessor to communicate with
peripheral is called
A. interfacing
B. monitoring
C. polling
D. pulling
ANSWER: A
69. means at the same time, the transmitter and receiver are synchronized with the same clock.
A. asynchronous
B. serial data
C. synchronous
D. parallel data
ANSWER: C
71. signal prevent the microprocessor from reading the same data more than one
A. pipelining
B. handshaking
C. controlling
D. signaling
ANSWER: B
D. control logic
ANSWER: A
C. Double
D. none
ANSWER: B
B. mode2
C. mode 3
D. mode1
ANSWER: A
90. Data transfer between the microprocessor for peripheral takes place through
A. i/o port
B. input port
C. output port
D. multi port
ANSWER: A
A. 20
B. 40
C. 30
D. 10
ANSWER: B
96. The pins are data lines and are connected to data bus in system
A. unidirectional
B. bidirectional
C. directional
D. multidirectional
ANSWER: B
97. are transferred on the data lines between microprocessor and internal port or control register
A. data, control and status bites
B. data and status bits
C. control and status bites
D. status bits
ANSWER: A
104. is used to refresh D-Ram and regular intervals and provide timing signals
A. 8255A
B. 8237A
C. 8254
D. 8279
ANSWER: C
112. The generates output way forms on the out and output line
A. Counter
B. clock
C. Gate
D. out
ANSWER: A
113. The is constructed for the desired mode and return into control register
A. control word
B. clk signal
C. Gate D.
reset
ANSWER: A
ANSWER: C
D. samsung
ANSWER: A
124. has been enhanced to provide higher performance for multimedia & communication
applications.
A. Pentium I
B. Pentium II
C. Pentium processor with MMX technology
D. Pentium processor with Celeron technology
ANSWER: C
128. In Pentium-pro processor, dies are manufactured using intel mm BICMOS process
A. 0.25
.
B. 0.35
C. 0.45
D. 0.50
ANSWER: B
129. The circuitry of the Pentium pro processor is equivalent to million transistors
A. 1.5
B. 2.5
C. 3.5
D. 5.5
ANSWER: D
133. Pentium processor with MMX technology includes new instructions and 4 new data
types
A. 50 & 64 bit
B. 55 & 63 bit
C. 57 & 64 bit
D. 51 & 61 bit
ANSWER: A
137. Pentium II xeon processor offers performance than the std Pentium II processor
A. lower
B. higher
C. medium
D. none
ANSWER: B
140. The system bus of both Pentium pro and Pentium II processors carry bytes per clock
A. 4
B. 8
C. 7
D. 5
ANSWER: B
143. The peak bus bandwidth of backside bus (cache bus) is Mbytes/second
A. 1000
B. 1600
C. 2600
D. 3400
ANSWER: B
147. In Pentium III processor, the P6 micro architecture is enriched with an additional instructions
A. 20
B. 30
C. 40
D. 70
ANSWER: D
ANSWER: C
150. Which family was the sixth member of 8086 family of microprocessors?
A. 8086
B. 8085
C. 80396 DX
D. 80486 SX
ANSWER: C
154. The 80386DX has both 32 bit internal registers external data bus
A. 16 bit
B. 8 bit
C. 32 bit
D. 36 bit
ANSWER: C
D. 1990
ANSWER: B
156. maintains real modes protected-mode software compatibility with 80386 architecture
A. 80486
B. 8085
C. 8086
D. 80486 DX
ANSWER: A
160. is a co-processor
A. 8086
B. 8087
C. 80386
D. 80486
ANSWER: B
161. The number of hardware chips needed for multiple digit display can be minimized by using the
technique called
A. interfacing
B. multiplexing
C. demultiplexing
D. multiprocessing
ANSWER: B
162. In multiplexing, the data lines and output ports are time shared by
A. Matrix keyboard
.
B. LCDs
C. LEDs
D. Memory
ANSWER: B
163. I/o ports of programmable devices are limited in current capacity, therefore, additional transistors or
ICs called
A. LEDs and LCSs
B. interface and multiplexer
C. segment and digit drivers
D. segment drives
ANSWER: C
164. The SN75491 and SN75492 has and Darlington pair transistors in a package
respectively
A. 3,8
B. 4,6
C. 2,4
D. 5,10
ANSWER: B
165. is a commonly used input device when more than 8 key are necessary
A. Mouse
B. Joystick
C. Matrix Keyboard
D. Both (a) and (b)
ANSWER: C
166. The reduces the number of connections, thus the number of interfacing device required
A. Mouse
B. Joystick
C. Monitor
D. matrix keyboard
ANSWER: D
167. In scanned multiplexed displays should sink seven or eight times that current
A. Multiplex
B. Demultiplexer
C. Segment
D. Cathode
ANSWER: D
169. The provide the capability of eight I/o ports in interfacing circuit
A. Encoder
B. Decoder
C. Multiplexer
D. Demultiplexe
ANSWER: B
ANSWER: A
D. contains a microprocessor
ANSWER: C
188. Smarts cards may have up to kilobytes of RAM, kilobytes of ROM, kilobytes of
programmable ROM, and a 16-bit microprocessor
A. 8 & 346 & 256
B. 7 & 345 & 255
C. 6 & 344 & 254
D. 5 & 343 & 253
ANSWER: A
B. parallel
C. multple
D. single
ANSWER: A
A. 8085 microprocessor
B. 8086 microprocessor
C. 8088 microprocessor
D. embedded microprocessor
ANSWER: D
ANSWER: C
219. The advantage of memory mapped I/O over I/O mapped I/O is
A. faster.
B. many instructions supporting memory mapped I/O.
C. require a bigger address decoder.
D. all the above
ANSWER: D
221. In 8086 microprocessor the following has the highest priority among all type interrupts?
A. NMI.
B. DIV 0.
C. TYPE 255.
D. OVER FLOW
ANSWER: A
226. In 8279 Strobed input mode, the control line goes low. The data on return lines is strobed in the
.
A. FIFO byte by byte.
B. FILO byte by byte.
C. LIFO byte by byte.
D. LILO byte by byte.
ANSWER: A
227. bit in ICW1 indicates whether the 8259A is cascade mode or not?
A. LTIM=0.
B. LTIM=1.
C. SNGL=0.
D. SNGL=1.
ANSWER: C
228. In 8255, under the I/O mode of operation we have modes. Which mode will have the
following features?
A. A 5 bit control port is available.
B. Three I/O lines are available at Port C.
C. 3, mode2.
D. 2, mode 2.
ANSWER: B
230. In 8279, a scanned sensor matrix mode, if a sensor changes its state, the line goes
.
231. In 8279 Status Word, data is read when pins are low, and write to the display RAM with
are low.
A. A0, CS, RD & A0, WR, CS.
B. CS, WR, A0 & A0, CS, RD.
C. A0, RD & WR, CS.
D. CS, RD & A0, CS.
ANSWER: A
232. In 8279, the keyboard entries are de bounced and stored in an , that is further accessed by
the CPU to read the key codes.
A. 8-bit FIFO.
B. 8-byte FIFO.
C. 16 byte FIFO.
D. 16 bit FIFO
ANSWER: B
233. The 8279 normally provides a maximum of seven segment display interface with CPU.
A. 8.
B. 16.
C. 32.
D. 18.
ANSWER: B
234. For the most Static RAM the write pulse width should be at least
A. 10ns.
B. 60ns.
C. 300ns.
D. 1μs.
ANSWER: B
236. For the most Static RAM the maximum access time is about .
A. 1ns.
B. 10ns.
C. 100ns.
.
D. 1μs
ANSWER: C
237. Which of the following statements on DRAM are correct? Page mode read operation is faster than
RAS read. RAS input remains active during column address strobe. The row and column addresses are
strobed into the internal buffers using RAS and CAS inputs respectively
A. i & iii.
B. i & ii.
C. all.
D. iii.
ANSWER: C
238. 8086 microprocessor is interfaced to 8253 a programmable interval timer. The maximum number by
which the clock frequency on one of the timers is divided by .
A. 2^16
B. 2^8
C. 2^10
D. 2^20
ANSWER: A
239. 8086 is interfaced to two 8259s (Programmable interrupt controllers). If 8259s are in master slave
configuration the number of interrupts available to the 8086 microprocessor is .
A. 8.
B. 16.
C. 15.
D. 64
ANSWER: D
242. In 1978 Intel introduced the 16 bit Microprocessor 8086 now called as .
A. M6 800
B. APX 80
C. Zylog z8000
D. Intel 8086
ANSWER: B
.
244. Pentium-I, Pentium-II, Pentium-III and Pentium-IV are recently introduced microprocessor
by .
A. Motorala.
B. Intel.
C. Stephen Mors.
D. HCL.
ANSWER: B
D. encoded
ANSWER: A