Intel Mezzanine Card Design Specification v0.5
Intel Mezzanine Card Design Specification v0.5
Intel Mezzanine Card Design Specification v0.5
Authors:
Harry Li, Hardware Engineer
Jia Ning, Hardware Engineer
1 Contents
2
Overview
...................................................................................................................................
3
3
Mezzanine
Card
Mechanical
Details
.........................................................................................
3
3.1
Form
Factor
.....................................................................................................................
3
3.2
Connector
........................................................................................................................
3
3.3
Pin
Definition
...................................................................................................................
4
3.4
Power
Capability
and
Status
............................................................................................
6
3.5
Installation
in
Chassis
.......................................................................................................
6
4
10GbE
Chip
................................................................................................................................
6
4.1
Ports
and
LEDs
.................................................................................................................
7
4.2
MAC
Address
Label
Requirements
..................................................................................
7
5
Management
Interface
.............................................................................................................
8
6
Environmental
...........................................................................................................................
8
6.1
Environmental
Requirements
..........................................................................................
8
6.2
Shock
and
Vibration
.........................................................................................................
8
6.3
Regulations
......................................................................................................................
8
2 October 8, 2012
Open Compute Project Mezzanine Card Hardware v0.3
2 Overview
This document describes the mezzanine card design for use with Open Compute Project
Intel v2.0 motherboards. The mezzanine card is installed on an Intel v2.0 OCP
motherboard to provide extended functionality, such as support for 10GbE PCI-E devices.
3.2 Connector
An FCI 61083-124402LF or equivalent connector is mounted on the mezzanine card, to
mate with the FCI 61082-121402LF or equivalent connector that is mounted on the
motherboard. PCI-E x8 Gen3 and SATA3/SAS2 signals are provided in the connector.
http://opencompute.org 3
3.3 Pin Definition
The mezzanine card pin definition is as follows. The directions of the signals are from the
perspective of the motherboard.
1
Depending on Intel v2.0 motherboard ODM implementation
4 October 8, 2012
Open Compute Project Mezzanine Card Hardware v0.3
http://opencompute.org 5
3.4 Power Capability and Status
The motherboard supplies power to the power pins on the mezzanine card connector.
Four power rails are available. The current capability and power status are indicated in
the table below. Normal power is available at on state S0 only. Auxiliary power is
available at all power states including hibernate state S4 or off state S5.
4 10GbE Chip
The mezzanine card has a 10GbE chip to provide two (or, optionally, one) SFP+ 10GbE
ports, which are dual or single copper direct-attached cables and dual or single optical
modules. Wake on LAN and Reboot over Wakeup features are supported. The ODM
should provide a heat sink for the card.
2
Depending on Intel v2.0 motherboard ODM implementation
6 October 8, 2012
Open Compute Project Mezzanine Card Hardware v0.3
Figure 4 MAC Address Label Placement
http://opencompute.org 7
4.2.2 Hum an Readable Text Rules
A header is required for the label. For example: "P0:hh.hh.hh.hh.hh.hh". The font size
should be larger than 5 points. If there is more than one MAC address per unit, a human-
readable text header is required and must differentiate. For example:
"ME:hh.hh.hh.hh.hh.hh" or "P0: hh.hh.hh.hh.hh.hh" or "P1: hh.hh.hh.hh.hh.hh".
5 Management Interface
The 10GbE card has a management interface compatible with Intel's Management
Engine (ME) through the Patsburg PCH SMLINK0 port and provides Out of Band (OOB)
network access. The hardware and firmware design support management capability in
both S0 and S5 states.
6 Environmental
6.1 Environmental Requirements
This mezzanine card meets the same environmental requirements specified in the Open
Compute Project Intel Motherboard v2.0 design specification. Minimum airflow is 10 LFM
at S0 and 0 LFM at S5. Maximum inlet ambient temperature is 35°C.
6.3 Regulations
This mezzanine card meets CE and FCC Class A requirements.
8 October 8, 2012