Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
research-article

Design of synchronous and asynchronous variable-latency pipelined multipliers

Published: 01 April 2001 Publication History
  • Get Citation Alerts
  • Abstract

    This paper presents a novel variable-latency multiplier architecture, suitable for implementation as a self-timed multiplier core or as a fully synchronous multicycle multiplier core. The architecture combines a second-order Booth algorithm with a split carry save array pipelined organization, incorporating multiple row skipping and completion-predicting carry-select dual adder. The paper reports the architecture and logic design, CMOS circuit design and performance evaluation. In 0.35 /spl mu/m CMOS, the expected sustainable cycle time for a 32-bit synchronous implementation is 2.25 ns. Instruction level simulations estimate 54% single-cycle and 46% two-cycle operations in SPEC95 execution. Using the same CMOS process, the 32-bit asynchronous implementation is expected to reach an average 1.76 ns throughput and 3.48 ns latency in SPEC95 execution.

    Cited By

    View all
    • (2021)Buffer Placement and Sizing for High-Performance Dataflow CircuitsACM Transactions on Reconfigurable Technology and Systems10.1145/347705315:1(1-32)Online publication date: 9-Nov-2021
    • (2015)Application-Specific Cross-Layer Optimization Based on Predictive Variable-Latency VLSI DesignACM Journal on Emerging Technologies in Computing Systems10.1145/274634112:3(1-19)Online publication date: 21-Sep-2015
    • (2015)High-Performance Low-Power Carry Speculative Addition With Variable LatencyIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2014.235521723:9(1591-1603)Online publication date: 21-Aug-2015
    • Show More Cited By

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image IEEE Transactions on Very Large Scale Integration (VLSI) Systems
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems  Volume 9, Issue 2
    April 2001
    177 pages
    ISSN:1063-8210
    Issue’s Table of Contents

    Publisher

    IEEE Educational Activities Department

    United States

    Publication History

    Published: 01 April 2001

    Author Tags

    1. VLSI designs
    2. arithmetic units
    3. asynchronous systems
    4. multipliers

    Qualifiers

    • Research-article

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)0
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 27 Jul 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2021)Buffer Placement and Sizing for High-Performance Dataflow CircuitsACM Transactions on Reconfigurable Technology and Systems10.1145/347705315:1(1-32)Online publication date: 9-Nov-2021
    • (2015)Application-Specific Cross-Layer Optimization Based on Predictive Variable-Latency VLSI DesignACM Journal on Emerging Technologies in Computing Systems10.1145/274634112:3(1-19)Online publication date: 21-Sep-2015
    • (2015)High-Performance Low-Power Carry Speculative Addition With Variable LatencyIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2014.235521723:9(1591-1603)Online publication date: 21-Aug-2015
    • (2015)Aging-Aware Reliable Multiplier Design With Adaptive Hold LogicIEEE Transactions on Very Large Scale Integration (VLSI) Systems10.1109/TVLSI.2014.231130023:3(544-556)Online publication date: 1-Mar-2015
    • (2013)A general design methodology for synchronous early-completion-prediction adders in nano-CMOS DSP architecturesVLSI Design10.1155/2013/7852812013(2-2)Online publication date: 1-Jan-2013
    • (2011)Coupling latency-insensitivity with variable-latency for better than worst case designProceedings of the 21st edition of the great lakes symposium on Great lakes symposium on VLSI10.1145/1973009.1973043(163-168)Online publication date: 2-May-2011
    • (2007)ReCycle:ACM SIGARCH Computer Architecture News10.1145/1273440.125070335:2(323-334)Online publication date: 9-Jun-2007
    • (2007)ReCycle:Proceedings of the 34th annual international symposium on Computer architecture10.1145/1250662.1250703(323-334)Online publication date: 9-Jun-2007

    View Options

    View options

    Get Access

    Login options

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media