PLL Divider
PLL Divider
PLL Divider
suchitav@ieee.org
Which operate at RF frequency, Due to the dividers
complexity, high operation frequency normally leads
to high power dissipation. Other crucial aspects of the
present-day consumer electronics industry are the
short time available for the introduction of new
products in the market, and the short product lifetime.
On top of that, the lifespan of a given CMOS
technology is also short, due to the aggressive scaling
of minimum feature sizes. Short time-to-market
demands architectures providing easy optimization of
power dissipation, fast design time and simple layout
work. High reusability, in turn, requires an
architecture, which provides easy adaptation of the
input frequency range and of the maximum and
minimum division ratios of existing designs.
Abstract
In the wireless communication market,
trends are moving towards smaller size, fewer parts,
longer lifetime and higher frequency operation. These
trends imply that wireless communications circuits
must incorporate higher integration and that their
design and IC technology must be optimized for low
power and high frequency system. One innovative
method to increase the frequency of programmable
divider is discussed. The new method not only
increases the frequency of operation but also
decreases circuit complexity and power dissipation.
This new design use synchronous counters instead of
asynchronous counters. The digital gates are
optimized for minimum propagation delay and
loading effect using progressive sizing of the
transistors. This is better configuration in every
aspect in terms of frequency, power dissipation and
chip area.
1. Introduction
The scaling of CMOS technologies to deep
submicron has made CMOS a technological option
for the low-gigahertz frequency range. However, for
CMOS to become a commercial option for RF
building blocks requires compliance to all trends of
the consumer market: miniaturization, low cost, high
reliability and long battery lifetime. Bulk CMOS
technologies presently available satisfy the low cost
and reliability trends by standard design practice.
Complying with miniaturization and long battery
lifetime, on the other hand, demands CMOS building
blocks with low-power dissipation and good
electromagnetic compatibility (EMC) characteristics.
A critical RF function in this context is the frequency
synthesizer, more particularly the programmable
frequency divider. The divider consists of logic gates
1
Proceedings of The 3rd IEEE International Workshop on System-on-Chip
for Real-Time Applications ISBN 0-7695-1929-6/03 $17.00 2003 IEEE
4. Design Requirement
2. Background
The synthesizer generates frequencies in the
range of 2.4 to 2.5GHz in steps of 1MHz. The
synthesizer architecture is given in figure 1. This is a
single-loop PLL. VCO oscillates in the range of 2.4
to 2.5GHz and gives out a frequency component
proportional to the control voltage input. The
programmable divider N divides the VCO frequency.
The PFD compares the Phase & frequency of the
VCO-divided-by-N and the reference-divided-by-R
signals and applies a correction voltage to the VCO
tuning input. This keeps the VCO phase locked to the
reference.
3. PLL Overview
PFD and charge pump in combination with
the external loop filter give out a voltage proportional
to the phase or frequency difference between the
reference and the divided VCO output. The external
loop filter establishes the Phase noise of the
synthesizer output, the locking time and suppression
of reference spurii.
Frequency setting: P, S & R are
programmable counters. Loading P, S & R
counters (fig.1) set the synthesizer frequency. Three
9-bit latches are present, which load the counters
every time they count down to 0. A 9-bit control
word is programmed into the latches from external
glue logic. Two latch-select bits and a strobe are
used. Hence, 12 pins (9 data pins + 2 latch select + 1
strobe) are required for programming.
F REF
DIVIDER
OUTPUT
PFD and
Reference
Divider(R)
Ve
CP &
FILTER
COUNTER (P)
Vc
Fout
VCO
Prescaler
N/N+1
DIVIDER
INPUT
SWALLOW
COUNTER (S)
MODE
CONTROL
2
Proceedings of The 3rd IEEE International Workshop on System-on-Chip
for Real-Time Applications ISBN 0-7695-1929-6/03 $17.00 2003 IEEE
OUTPUT
Input
CONTROL
BLOCK
COUNTER
CLR
LATCH
for
bit
6. Programming overview
3
Proceedings of The 3rd IEEE International Workshop on System-on-Chip
for Real-Time Applications ISBN 0-7695-1929-6/03 $17.00 2003 IEEE
Power supply
Input
frequency
(S,P)
Output
freq.
(S,P)
HIGH voltage
Min
Typ
Max
1.65
1.8
1.9
Volt
400
MHz
25
MHz
0.7Vdd
V
0.2Vdd
LOW voltage
S counter
127
511
127
7. Circuit Design
The programmable dividers are designed
using TSMC 0.18um technology. As all the circuits
are digital only, so we chose CMOS process instead
of BICMOS or SiGe. So also the preliminary analysis
of the 0.18um technology was verified to meet the
design requirements. The design requirements for the
programmable divider is given in table-1
Specification
Unit
8. Characterization
4
Proceedings of The 3rd IEEE International Workshop on System-on-Chip
for Real-Time Applications ISBN 0-7695-1929-6/03 $17.00 2003 IEEE
5
Proceedings of The 3rd IEEE International Workshop on System-on-Chip
for Real-Time Applications ISBN 0-7695-1929-6/03 $17.00 2003 IEEE
Reference
[1]. J. Craninckx and M. S. J. Steyaert, A 1.75GHz/3-V Dual- Modulus Divide-by-128/129
Prescaler in 0.7-_m CMOS,IEEE Journal of Solid
State Circuits, vol. 31, no. 7, pp. 890- 897, July 1996.
[2] J. Yuan and C. Svensson, High-Speed CMOS
Circuit Technique ,IEEE Journal of Solid-State
Circuits, vol. 24, no. 1,pp. 62-70, Feb. 1989.
[3] J. Craninckx and M. Steyaert, A 1.75 GHz/3 V
dual-modulus divide-by-128/129 prescalar in 0.7 _m
CMOS, IEEE J. Solid-State Circuits, vol. 31, pp.
890897, July 1996.
6
Proceedings of The 3rd IEEE International Workshop on System-on-Chip
for Real-Time Applications ISBN 0-7695-1929-6/03 $17.00 2003 IEEE