


default search action
27th FPL 2017: Ghent, Belgium
- Marco D. Santambrogio, Diana Göhringer, Dirk Stroobandt, Nele Mentens, Jari Nurmi:
27th International Conference on Field Programmable Logic and Applications, FPL 2017, Ghent, Belgium, September 4-8, 2017. IEEE 2017, ISBN 978-9-0903-0428-1 - Ivo Bolsens:
"All programmable FPGA, providing hardware efficiency to software programmers". 1-3 - Artur Podobas, Hamid Reza Zohouri, Naoya Maruyama, Satoshi Matsuoka:
Evaluating high-level design strategies on FPGAs for high-performance computing. 1-4 - Tianqi Gao, Jungwook Choi, Shang-nien Tsai, Rob A. Rutenbar
:
Toward a pixel-parallel architecture for graph cuts inference on FPGA. 1-4 - Mohammad Hosseinabady
, José Luis Núñez-Yáñez
:
A systematic approach to design and optimise streaming applications on FPGA using high-level synthesis. 1-4 - Ted Xie, Vinh Dang, Jack Wadden, Kevin Skadron
, Mircea Stan
:
REAPR: Reconfigurable engine for automata processing. 1-8 - Artur Podobas, Hamid Reza Zohouri, Naoya Maruyama, Satoshi Matsuoka:
Evaluating high-level design strategies on FPGAs for high-performance computing. 1-4 - Ryan A. Cooke, Suhaib A. Fahmy:
In-network online data analytics with FPGAs. 1-2 - Pedro Maat C. Massolino, Lejla Batina, Ricardo Chaves
, Nele Mentens
:
Area-optimized montgomery multiplication on IGLOO 2 FPGAs. 1-4 - Jinnan Ding, Shuguo Li:
Determine the carry bit of carry-sum generated by unsigned MBE multiplier without final addition. 1-4 - Marco Rabozzi, Giuseppe Natale, Biagio Festa, Antonio Miele
, Marco D. Santambrogio:
Optimizing streaming stencil time-step designs via FPGA floorplanning. 1-4 - Hiroyuki Nakahara, Haruyoshi Yonekawa, Tomoya Fujii, Masayuki Shimoda, Simpei Sato:
A demonstration of the GUINNESS: A GUI based neural NEtwork SyntheSizer for an FPGA. 1 - Eric Matthews, Lesley Shannon:
TAIGA: A new RISC-V soft-processor framework enabling high performance CPU architectural features. 1-4 - Muhammad Abdul Wahab, Pascal Cotret, Mounir Nasr Allah, Guillaume Hiet, Vianney Lapotre, Guy Gogniat
:
ARMHEx: A hardware extension for DIFT on ARM-based SoCs. 1-7 - Michal Kekely, Jan Korenek:
Mapping of P4 match action tables to FPGA. 1-2 - Jinnan Ding, Shuguo Li:
Broken-Karatsuba multiplication and its application to Montgomery modular multiplication. 1-4 - Hongyuan Ding, Miaoqing Huang:
PolyPC: Polymorphic parallel computing framework on embedded reconfigurable system. 1-8 - Hiroki Nakahara, Tomoya Fujii, Shimpei Sato:
A fully connected layer elimination for a binarizec convolutional neural network on an FPGA. 1-4 - Brice Colombier, Ugo Mureddu, Marek Laban, Oto Petura, Lilian Bossuet, Viktor Fischer:
Complete activation scheme for FPGA-oriented IP cores design protection. 1 - Size Xiao, Neil Bergmann, Adam Postula:
Parallel RRT∗ architecture design for motion planning. 1-4 - Ioannis Parnassos, Nikolaos Bellas, Nikolaos Katsaros, Nikolaos Patsiatzis, Athanasios Gkaras, Konstantinos Kanellis, Christos D. Antonopoulos, Michalis Spyrou, Manolis Maroudas:
A programming model and runtime system for approximation-aware heterogeneous computing. 1-4 - Tingyuan Liang, Liang Feng, Sharad Sinha
, Wei Zhang:
PAAS: A system level simulator for heterogeneous computing architectures. 1-8 - Bruno da Silva
, Federico Domínguez
, An Braeken
, Abdellah Touhafi
:
A partial reconfiguration based microphone array network emulator. 1-4 - Kizheppatt Vipin, Jan Gray, Nachiket Kapre:
Enabling partial reconfiguration and low latency routing using segmented FPGA NoCs. 1-8 - Mitra Purandare
, Raphael Polig, Christoph Hagleitner:
Accelerated analysis of Boolean gene regulatory networks. 1-6 - Hongxiang Fan, Xinyu Niu, Qiang Liu, Wayne Luk:
F-C3D: FPGA-based 3-dimensional convolutional neural network. 1-4 - Vladimir Rozic, Bohan Yang
, Jo Vliegen, Nele Mentens
, Ingrid Verbauwhede
:
The Monte Carlo PUF. 1-6 - Gaël Deest, Tomofumi Yuki, Sanjay V. Rajopadhye, Steven Derrien:
One size does not fit all: Implementation trade-offs for iterative stencil computations on FPGAs. 1-8 - Mirjana Stojilovic
:
Parallel FPGA routing: Survey and challenges. 1-8 - Yehya Nasser, Jean-Christophe Prévotet
, M. Heiard, Jordane Lorandel:
Dynamic power estimation based on switching activity propagation. 1-2 - Muhsen Owaida, Hantian Zhang, Ce Zhang, Gustavo Alonso:
Scalable inference of decision tree ensembles: Flexible design for CPU-FPGA platforms. 1-8 - Kevin Nam, Blair Fort, Stephen Brown:
FISH: Linux system calls for FPGA accelerators. 1-4 - Benedikt Janßen, Pascal Zimprich, Michael Hübner:
A dynamic partial reconfigurable overlay concept for PYNQ. 1-4 - Yanzhe Li, Kai Huang, Luc Claesen:
High-quality view interpolation based on depth maps and its hardware implementation. 1-6 - Stelios Mavridis, Emmanouil Pavlidakis, Ioannis Stamoulias
, Christos Kozanitis, Nikolaos Chrysos, Christoforos Kachris
, Dimitrios Soudris, Angelos Bilas
:
VineTalk: Simplifying software access and sharing of FPGAs in datacenters. 1-4 - Shengjia Shao, Wayne Luk:
Customised pearlmutter propagation: A hardware architecture for trust region policy optimisation. 1-6 - Naif Tarafdar, Thomas Lin, Nariman Eskandari, David Lion, Alberto Leon-Garcia, Paul Chow:
Heterogeneous virtualized network function framework for the data center. 1-8 - Farzad Fatollahi-Fard, David Donofrio, John Shalf
, John D. Leidel, Xi Wang, Yong Chen
:
OpenSoC system architect: An open toolkit for building soft-cores on FPGAs. 1 - Yohann Uguen, Florent de Dinechin, Steven Derrien:
Bridging high-level synthesis and application-specific arithmetic: The case study of floating-point summations. 1-8 - James Stanley Targett, Peter D. Düben
, Wayne Luk:
Validating optimisations for chaotic simulations. 1-4 - Ephrem Wu
, Xiaoqian Zhang, David Berman, Inkeun Cho:
A high-throughput reconfigurable processing array for neural networks. 1-4 - Alexander Wild, Georg T. Becker, Tim Güneysu
:
A fair and comprehensive large-scale analysis of oscillation-based PUFs for FPGAs. 1-7 - Christos Rousopoulos, Ektoras Karandeinos, Grigorios Chrysos, Apostolos Dollas, Dionisios N. Pnevmatikatos
:
A generic high throughput architecture for stream processing. 1-5 - Mario Werner, Thomas Unterluggauer, Robert Schilling, David Schaffenrath, Stefan Mangard:
Transparent memory encryption and authentication. 1-6 - Lingkan Gong, Alexander Kroh, Dimitris Agiakatsikas
, Nguyen T. H. Nguyen, Ediz Cetin
, Oliver Diessel
:
Reliable SEU monitoring and recovery using a programmable configuration controller. 1-6 - Muhammad Abdul Wahab, Pascal Cotret, Mounir Nasr Allah, Guillaume Hiet, Vianney Lapotre, Guy Gogniat
:
ARMHEx: A framework for efficient DIFT in real-world SoCs. 1 - Pavan Kumar Bussa, Jeffrey Goeders, Steven J. E. Wilton:
Accelerating in-system FPGA debug of high-level synthesis circuits using incremental compilation techniques. 1-4 - Gengting Liu, Jim D. Garside
, Steve B. Furber
, Luis A. Plana
, Dirk Koch
:
Asynchronous interface FIFO design on FPGA for high-throughput NRZ synchronisation. 1-8 - Koya Mitsuzuka, Ami Hayashi, Michihiro Koibuchi, Hideharu Amano, Hiroki Matsutani:
In-switch approximate processing: Delayed tasks management for MapReduce applications. 1-4 - Lijuan Li
, Shuguo Li:
High throughput AES encryption/decryption with efficient reordering and merging techniques. 1-4 - Nachiket Kapre:
Deflection-routed butterfly fat trees on FPGAs. 1-8 - Stephan Nolting, Lin Liu, Guillermo Payá-Vayá:
Two-LUT-based synthesizable temperature sensor for Virtex-6 FPGA devices. 1-4 - Jose Raul Garcia Ordaz
, Dirk Koch
:
Making a case for an ARM Cortex-A9 CPU interlay replacing the NEON SIMD unit. 1-4 - Sadegh Yazdanshenas, Vaughn Betz:
Quantifying and mitigating the costs of FPGA virtualization. 1-7 - William Diehl, Farnoud Farahmand, Panasayya Yalla, Jens-Peter Kaps, Kris Gaj:
Comparison of hardware and software implementations of selected lightweight block ciphers. 1-4 - Thomas Townsend, Brent E. Nelson:
Vivado design interface: An export/import capability for Vivado FPGA designs. 1-7 - Junyi Liu, John Wickerson
, George A. Constantinides:
Tile size selection for optimized memory reuse in high-level synthesis. 1-8 - Umar Afzaal, Jeong-A Lee
:
FPGA-based design of a self-checking TMR voter. 1-4 - Nikolaos Alachiotis, Dimitris Theodoropoulos, Dionisios N. Pnevmatikatos
:
Versatile deployment of FPGA accelerators in disaggregated data centers: A bioinformatics case study. 1-4 - Ryouhei Maeda, Tsutomu Maruyama:
An implementation method of poisson image editing on FPGA. 1-6 - Dimitrios Bozikas, Nikolaos Alachiotis, Pavlos Pavlidis, Euripides Sotiriades, Apostolos Dollas:
Deploying FPGAs to future-proof genome-wide analyses based on linkage disequilibrium. 1-8 - Christoforos Kachris
, Elias Koromilas, Ioannis Stamelos, Dimitrios Soudris
:
FPGA acceleration of spark applications in a Pynq cluster. 1 - Yifeng Mo, Shuguo Li:
Fast RNS implementation of elliptic curve point multiplication in GF(p) with selected base pairs. 1-6 - Adewale Adetomi, Godwin Enemali
, Tughrul Arslan:
Relocation-aware communication network for circuits on Xilinx FPGAs. 1-7 - Ibrahim Ahmed, Shuze Zhao, Olivier Trescases, Vaughn Betz:
Find the real speed limit: FPGA CAD for chip-specific application delay measurement. 1-8 - Li Jiao, Cheng Luo, Wei Cao, Xuegong Zhou, Lingli Wang:
Accelerating low bit-width convolutional neural networks with embedded FPGA. 1-4 - Shuangnan Liu, Benjamin Carrión Schäfer
:
Learning-based interconnect-aware dataflow accelerator optimization. 1-7 - Benjamin Drozdenko, Suranga Handagala, Kaushik R. Chowdhury
, Miriam Leeser
:
FPGA modeling techniques for detecting and demodulating multiple wireless protocols. 1-4 - Duncan J. M. Moss, Eriko Nurvitadhi, Jaewoong Sim, Asit K. Mishra, Debbie Marr, Suchit Subhaschandra, Philip Heng Wai Leong
:
High performance binary neural networks on the Xeon+FPGA™ platform. 1-4 - Yufei Ma, Yu Cao
, Sarma B. K. Vrudhula, Jae-sun Seo:
An automatic RTL compiler for high-throughput FPGA implementation of diverse deep convolutional neural networks. 1-8 - Robin Aggleton, Luis E. Ardila-Perez
, Fionn Amhairghen Ball, Matthias Norbert Balzer, James John Brooke, Luigi Calligaris
, Michele Caselle
, Davide Cieri, Emyr John Clement, Geoffrey Hall, Kristian Harder, Peter R. Hobson
, Gregory M. Iles, Thomas James, Konstantinos Manolopoulos, Takashi Matsushita, Alexander D. Morton, David Newbold, Sudarshan Paramesvaran
, Mark Franco Pesaresi, Ivan D. Reid, Andrew W. Rose, Oliver Sander, Thomas Schuh, Claire Shepherd-Themistocleous, Antoni Shtipliyski, Sioni Paris Summers, Alexander D. Tapper
, Ian Tomalin, Kirika Uchida, Paschalis Vichoudis, Marc Weber:
A novel FPGA-based track reconstruction approach for the level-1 trigger of the CMS experiment at CERN. 1-4 - Grace Zgheib, Paolo Ienne:
Evaluating FPGA clusters under wide ranges of design parameters. 1-8 - Yingyi Luo, Xianshan Wen, Kazutomo Yoshii, Seda Ogrenci Memik
, Gokhan Memik, Hal Finkel, Franck Cappello:
Evaluating irregular memory access on OpenCL FPGA platforms: A case study with XSBench. 1-4 - Stylianos I. Venieris
, Christos-Savvas Bouganis
:
Latency-driven design for FPGA-based convolutional neural networks. 1-8 - Simon Joel Schmidt, David Boland
:
Dynamic bitwidth assignment for efficient dot products. 1-8 - David J. Greaves:
Kiwi scientific acceleration at large: Incremental compilation and multi-FPGA HLS demo. 1 - Konstantinos Boikos
, Christos-Savvas Bouganis
:
A high-performance system-on-chip architecture for direct tracking for SLAM. 1-7 - Zhe Lin, Wei Zhang, Sharad Sinha
:
Decision tree based hardware power monitoring for run time dynamic power management in FPGA. 1-8 - Xiaofan Zhang, Xinheng Liu, Anand Ramachandran, Chuanhao Zhuge, Shibin Tang, Peng Ouyang, Zuofu Cheng, Kyle Rupnow, Deming Chen:
High-performance video content recognition with long-term recurrent convolutional network for FPGA. 1-4 - Thomas B. Preußer:
Generic and universal parallel matrix summation with a flexible compression goal for Xilinx FPGAs. 1-7 - Pavel Benácek, Viktor Pus, Jan Korenek, Michal Kekely:
Line rate programmable packet processing in 100Gb networks. 1 - Stephan Nolting, Florian Giesemann, Julian Hartig, Achim Schmider, Guillermo Payá-Vayá:
Application-specific soft-core vector processor for advanced driver assistance systems. 1-2 - Subho S. Banerjee
, Mohamed El-Hadedy, Ching Y. Tan, Zbigniew T. Kalbarczyk, Steven S. Lumetta, Ravishankar K. Iyer:
On accelerating pair-HMM computations in programmable hardware. 1-8 - Ho-Cheung Ng, Shuanglong Liu, Wayne Luk:
Reconfigurable acceleration of genetic sequence alignment: A survey of two decades of efforts. 1-8 - Henry Block, Tsutomu Maruyama:
An FPGA hardware implementation approach for a phylogenetic tree reconstruction algorithm with incremental tree optimization. 1-8 - Dennis R. E. Gnad
, Fabian Oboril, Mehdi Baradaran Tahoori:
Voltage drop-based fault attacks on FPGAs using valid bitstreams. 1-7 - Yu Ting Chen, Jason Helge Anderson:
Automated generation of banked memory architectures in the high-level synthesis of multi-threaded software. 1-8 - James J. Davis, Joshua M. Levine, Edward A. Stott, Eddie Hung, Peter Y. K. Cheung, George A. Constantinides:
STRIPE: Signal selection for runtime power estimation. 1-8 - ChenYang Xia
, YouZhe Fan, Ji Chen, Chi-Ying Tsui, ChongYang Zeng, Jie Jin, Bin Li:
An implementation of list successive cancellation decoder with large list size for polar codes. 1-4 - Tobias Kenter, Jens Förstner, Christian Plessl
:
Flexible FPGA design for FDTD using OpenCL. 1-7 - Brad L. Hutchings, Michael J. Wirthlin:
Rapid implementation of a partially reconfigurable video system with PYNQ. 1-8 - Chiharu Tsuruta, Takahiro Kaneda, Naoki Nishikawa, Hideharu Amano:
Accelerator-in-switch: A framework for tightly coupled switching hub and an accelerator with FPGA. 1-4 - Lester Kalms, Diana Göhringer
:
Exploration of OpenCL for FPGAs using SDAccel and comparison to GPUs and multicore CPUs. 1-4 - Festus Hategekimana, Taylor J. L. Whitaker, Md Jubaer Hossain Pantho, Christophe Bobda:
Shielding non-trusted IPs in SoCs. 1-4 - Julián Caba
, Fernando Rincón, Julio Dondo Gazzano
:
Functional & timing in-hardware verification of FPGA-based designs using unit testing frameworks. 1-2 - Adrien Prost-Boucle
, Alban Bourge, Frédéric Pétrot, Hande Alemdar
, Nicholas Caldwell, Vincent Leroy:
Scalable high-performance architecture for convolutional ternary neural networks on FPGA. 1-7 - Takuya Kojima
, Naoki Ando, Hayate Okuhara, Ng. Anh Vu Doan, Hideharu Amano:
Body bias optimization for variable pipelined CGRA. 1-4 - Weina Lu, Wenyan Lu, Jing Ye, Yu Hu, Xiaowei Li
:
Leveraging FVT-margins in design space exploration for FFGA-based CNN accelerators. 1-4 - Jiayi Sheng, Chen Yang, Ahmed Sanaullah, Michael Papamichael, Adrian M. Caulfield, Martin C. Herbordt:
HPC on FPGA clouds: 3D FFTs and implications for molecular dynamics. 1-4 - João D. Lopes
, José T. de Sousa
, Horácio C. Neto
, Mário P. Véstias
:
K-means clustering on CGRA. 1-4 - Aoi Tanibata, Alexandre Schmid
, Shinya Takamaeda-Yamazaki, Masayuki Ikebe, Masato Motomura
, Tetsuya Asai:
FPGA implementation of edge-guided pattern generation for motion-vector estimation of textureless objects. 1 - Josh Weberruss, Lindsay Kleeman
, David Boland
, Tom Drummond
:
FPGA acceleration of multilevel ORB feature extraction for computer vision. 1-8 - Bruno da Silva
, Federico Domínguez, An Braeken
, Abdellah Touhafi
:
Demonstration of a partial reconfiguration based microphone array network emulator. 1 - Oron Port, Yoav Etsion:
DFiant: A dataflow hardware description language. 1-4 - Wei Yan, Chenglu Jin, Fatemeh Tehranipoor, John A. Chandy
:
Phase calibrated ring oscillator PUF design and implementation on FPGAs. 1-8 - John Clow, Georgios Tzimpragos
, Deeksha Dangwal, Sammy Guo, Joseph McMahan, Timothy Sherwood
:
A pythonic approach for rapid hardware prototyping and instrumentation. 1-7 - Jin Qiu, Ping Kang, Li Ding, Yipeng Yuan, Wenbo Yin, Lingli Wang:
FPGA acceleration of the scoring process of X!TANDEM for protein identification. 1-4 - Conghui He, Haohuan Fu, Wayne Luk, Weijia Li, Guangen Yang:
Exploring the potential of reconfigurable platforms for order book update. 1-8 - Mário P. Véstias
, Rui Policarpo Duarte, José T. de Sousa
, Horácio C. Neto
:
Parallel dot-products for deep learning on FPGA. 1-4 - David Sidler, Muhsen Owaida, Zsolt István, Kaan Kara, Gustavo Alonso:
doppioDB: A hardware accelerated database. 1

manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.