Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                
skip to main content
10.1145/1391469.1391665acmconferencesArticle/Chapter ViewAbstractPublication PagesdacConference Proceedingsconference-collections
research-article

Latency and bandwidth efficient communication through system customization for embedded multiprocessors

Published: 08 June 2008 Publication History

Abstract

We present a cross-layer customization methodology for latency and bandwidth efficient inter-core communication in embedded multiprocessors. The methodology integrates compiler, operating system, and hardware support to achieve a bandwidth efficient, snoop-free, and coherence cache miss-free shared memory communication between synchronized producer and consumers cores. A compiler-driven code transformation is introduced that utilizes a simple ISA support in the form of a special write-through store instruction. It ensures that producer writes are propagated to the consumers with a single bus transaction per cache block when the producer performs the last write to that cache line before exiting its synchronization region. Information regarding the shared buffers involved in the communications is captured by the OS and provided to the cores with the purpose of filtering bus traffic and performing remote updates when necessary. The end result of the proposed methodology is a single bus transaction per shared cache block and snoop-free communication between a producer and a set of consumers with no intervening coherence misses on the consumer caches. Our experiments demonstrate the significant reductions in both bus traffic and cache misses for a set of multiprocessor benchmarks.

References

[1]
M. Ekman, F. Dahlgren and P. Stenstrom, "TLB and snoop energy-reduction using virtual caches in low-power chip-microprocessors", in ISLPED, pp. 243--246, August 2002.
[2]
M. Loghi, M. Letis, L. Benini and M. Poncino, "Exploring the energy efficiency of cache coherence protocols in single-chip multi-processors", in GLSVLSI, pp. 276--281, 2005.
[3]
A. Moshovos, G. Memik, A. Choudhary and B. Falsafi, "JETTY: Filtering Snoops for Reduced Energy Consumption in SMP Servers", in HPCA, 2001.
[4]
A. Moshovos, "RegionScout: Exploiting Coarse Grain Sharing in Snoop-Based Coherence", in ISCA, 2005.
[5]
T. F. Wenisch, S. Somogyi, N. Hardavellas, J. Kim, A. Ailamaki and B. Falsafi, "Temporal Streaming of Shared Memory", in ISCA, 2005.
[6]
Jason F. Cantin, Mikko H. Lipasti and James E. Smith, "Improving Multiprocessor Performance with Coarse-Grain Coherence Tracking", SIGARCH Comput. Archit. News, vol. 33, n. 2, pp. 246--257, 2005.
[7]
C. Yu and P. Petrov, "Aggressive snoop reduction for synchronized producer-consumer communication in energy-efficient embedded multi-processors", in CODES+ISSS, pp. 245--250, 2007.
[8]
C. Lee, M. Potkonjak and W. H. Mangione-Smith, "MediaBench: A Tool for Evaluating and Synthesizing Multimedia and Communications Systems", in 30th MICRO, pp. 330--335, December 1997.
[9]
M. R Guthaus, J. S. Ringenberg, D. Ernst, T. M. Austin, T. Mudge and R. B. Brown, "MiBench: A free, commercially representative embedded benchmark suite", in WWC, pp. 3--14, Dec 2001.
[10]
N. Binkert, R. Dreslinski, L. Hsu, K. Lim, A. Saidi and S. Reinhardt, "The M5 Simulator: Modeling Networked Systems", IEEE Micro, vol. 26, n. 4, pp. 52--60, 2006.

Cited By

View all
  • (2011)A leakage-aware L2 cache management technique for producer-consumer sharing in low-power chip multiprocessorsJournal of Parallel and Distributed Computing10.1016/j.jpdc.2011.08.00671:12(1545-1557)Online publication date: 1-Dec-2011
  • (2010)Embedded-TMJournal of Parallel and Distributed Computing10.1016/j.jpdc.2010.02.00370:10(1042-1052)Online publication date: 1-Oct-2010
  • (2010)Energy and throughput efficient transactional memory for embedded multicore systemsProceedings of the 5th international conference on High Performance Embedded Architectures and Compilers10.1007/978-3-642-11515-8_6(50-65)Online publication date: 25-Jan-2010
  • Show More Cited By

Index Terms

  1. Latency and bandwidth efficient communication through system customization for embedded multiprocessors

    Recommendations

    Comments

    Information & Contributors

    Information

    Published In

    cover image ACM Conferences
    DAC '08: Proceedings of the 45th annual Design Automation Conference
    June 2008
    993 pages
    ISBN:9781605581156
    DOI:10.1145/1391469
    • General Chair:
    • Limor Fix
    Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from [email protected]

    Sponsors

    Publisher

    Association for Computing Machinery

    New York, NY, United States

    Publication History

    Published: 08 June 2008

    Permissions

    Request permissions for this article.

    Check for updates

    Author Tags

    1. embedded multiprocessor
    2. snoop protocol

    Qualifiers

    • Research-article

    Conference

    DAC '08
    Sponsor:

    Acceptance Rates

    Overall Acceptance Rate 1,770 of 5,499 submissions, 32%

    Upcoming Conference

    DAC '25
    62nd ACM/IEEE Design Automation Conference
    June 22 - 26, 2025
    San Francisco , CA , USA

    Contributors

    Other Metrics

    Bibliometrics & Citations

    Bibliometrics

    Article Metrics

    • Downloads (Last 12 months)4
    • Downloads (Last 6 weeks)0
    Reflects downloads up to 04 Sep 2024

    Other Metrics

    Citations

    Cited By

    View all
    • (2011)A leakage-aware L2 cache management technique for producer-consumer sharing in low-power chip multiprocessorsJournal of Parallel and Distributed Computing10.1016/j.jpdc.2011.08.00671:12(1545-1557)Online publication date: 1-Dec-2011
    • (2010)Embedded-TMJournal of Parallel and Distributed Computing10.1016/j.jpdc.2010.02.00370:10(1042-1052)Online publication date: 1-Oct-2010
    • (2010)Energy and throughput efficient transactional memory for embedded multicore systemsProceedings of the 5th international conference on High Performance Embedded Architectures and Compilers10.1007/978-3-642-11515-8_6(50-65)Online publication date: 25-Jan-2010
    • (2009)Broadcast filteringJournal of Systems Architecture: the EUROMICRO Journal10.1016/j.sysarc.2009.01.00155:3(196-208)Online publication date: 1-Mar-2009

    View Options

    Get Access

    Login options

    View options

    PDF

    View or Download as a PDF file.

    PDF

    eReader

    View online with eReader.

    eReader

    Media

    Figures

    Other

    Tables

    Share

    Share

    Share this Publication link

    Share on social media