THGBMHG7C1LBAIL Toshiba
THGBMHG7C1LBAIL Toshiba
THGBMHG7C1LBAIL Toshiba
FEATURES
THGBMHG7C1LBAIL Interface
THGBMHG7C1LBAIL has the JEDEC/MMCA Version 5.1 interface with 1-I/O, 4-I/O and 8-I/O mode.
Pin Connection
P-WFBGA153-1113-0.50 (11.5mm x 13mm, H0.8mm max. package)
14 NC NC NC NC NC NC NC NC NC NC NC NC NC NC
13 NC NC NC NC NC NC NC NC NC NC NC NC NC NC
12 NC NC NC NC NC NC NC NC NC NC NC NC NC NC
11 NC NC NC NC NC NC
9 NC NC NC VSF Vcc NC NC NC
8 NC NC NC RFU Vss NC NC NC
Top View
7 RFU NC NC Vss RFU NC NC RFU
5 DAT2 DAT6 NC RFU Vcc Vss DS Vss RST_n CMD VssQ VccQ
1 NC NC NC NC NC NC NC NC NC NC NC NC NC NC
A B C D E F G H J K L M N P
Pin Number Name Pin Number Name Pin Number Name Pin Number Name
Part Numbers
Available e-MMC Module Products – Part Numbers
TOSHIBA Part Number Density Package Size NAND Flash Type Weight
Performance
X8 mode/ Sequential access
Typ. Performance
Interleave Frequency [MB/sec]
TOSHIBA Part Number Density NAND Flash Type VccQ
Operation /Mode
Read Write
1.8V 45 45
52MHz/SDR
3.3V 45 45
Non 1.8V 90 45
THGBMHG7C1LBAIL 16GB 1 x 128Gbit 15nm 52MHz/DDR
Interleave 3.3V 90 45
HS200 1.8V 180 45
HS400 1.8V 220 45
Power Supply
Vcc = 2.7V to 3.6V
VccQ = 1.7V to 1.95V / 2.7V to 3.6V
Max Operating
TOSHIBA Part Interleave Frequency Current [mA]
Density NAND Flash Type VccQ
Number Operation /Mode
Iccq Icc
1.8V 95 40
52MHz/SDR
3.3V 110 40
Non 1.8V 115 45
THGBMHG7C1LBAIL 16GB 1 x 128Gb 15nm 52MHz/DDR
Interleave 3.3V 140 45
HS200 1.8V 170 55
HS400 1.8V 215 55
Non
THGBMHG7C1LBAIL 16GB 1 x 128Gbit 15nm 100 510 120 585
Interleave
*1 : The conditions of typical values are 25°C and VccQ = 3.3V or 1.8V.
*2 : The conditions of maximum values are 85°C and VccQ = 3.6V or 1.95V.
The diagram in Figure 1 illustrates the main functional blocks of the THGBMHG7C1LBAIL.
Specification of the CREG and recommended values of the CVCC, and CVCCQ in the Figure 1 are as follows.
Package
Vcc(3.3V)
CVCC
VccQ(1.8V/3.3V)
CVCCQ NAND
REGULATOR Control signal
VDDi
I/O BLOCK
CREG
CORE LOGIC NAND
x11 NAND I/O
MMC I/F(1.8V/3.3V)
Register Informations
OCR Register
CID Register
Size Cell
CSD-slice Name Field Value
(Bytes) Type
Size
CSD-slice Name Field Cell Type Value
(Bytes)
1 Although these fields can be re-written by host, TOSHIBA e-MMC does not support.
2 Max Enhanced Area Size (MAX_ENH_SIZE_MULT [159:157]) has to be calculated by following formula.
Max Enhanced Area = MAX_ENH_SIZE_MULT x HC_WP_GRP_SIZE x HC_ERASE_GRP_SIZE x 512kBytes
4
4 Enhanced User Data Area Size (ENH_SIZE_MULT [142:140]) has to be calculated by following formula.
16 8
Enhanced User Data Area x Size = (ENH_SIZE_MULT_2 x 2 + ENH_SIZE_MULT_1 x 2
0
+ ENH_SIZE_MULT_0 x 2 ) x HC_WP_GRP_SIZE
x HC_ERASE_GRP_SIZE x 512kBytes
5
Toshiba recommends to issue the Power Off Notification before turning off the device, especially when cache is
on or AUTO_EN(BKOPS_EN[163]:bit1) is set to ‘1b’.
- If the host continues to write data in Normal state (after it wrote PRE_LOADING_DATA_SIZE amount
of data) and before soldering, the pre-loading data might be corrupted after soldering.
- If a power cycle is occurred during the data transfer, the amount of data written to device is not clear.
Therefore in this case, host should erase the entire pre-loaded data and set again
PRE_LOADING_DATA_SIZE[25:22], PRODUCTION_STATE_AWARENESS[133], and
PRODUCT_STATE_AWARENESS_ENABLEMENT[17].
General
Parameter Symbol Test Conditions Min Max Unit
Peak voltage on all lines -0.5 VccQ+0.5 V
All Inputs
All Outputs
1.7 1.95 V
Supply voltage 2 VccQ
2.7 3.6 V
1) Once the power supply VCC or VCCQ falls below the minimum guaranteed voltage (for example, upon sudden power fail),
the voltage level of VCC or VCCQ shall be kept less than 0.5 V for at least 1ms before it goes beyond 0.5 V again.
1.8V 115 20
Read IROP Non Interleave DDR mA
3.3V 140 20
1.8V 65 45
Write IWOP Non Interleave DDR mA
3.3V 70 45
HS200 1.8V 75 55 mA
HS400 1.8V 80 55 mA
NOTE 1: Because VOH depends on external resistance value (including outside the package), this value does not apply as device
specification. Host is responsible to choose the external pull-up and open drain resistance value to meet VOH Min value.
Output HIGH voltage VOH 0.75 * VCCQ V IOH = -100 μA @ VCCQ min
Output LOW voltage VOL 0.125 * VCCQ V IOL = 100 μA @ VCCQ min
Driver Type-0 is targeted for transmission line, based distributed system with 50Ω nominal line impedance.
Therefore, it is defined as 50Ω nominal driver. The nominal line impedance should be kept as 50Ω even if Driver Type
would be changed.
For HS200, when tested with CL = 15pF Driver Type-0 shall meet all AC characteristics and HS200 Device output
timing requirements. The test circuit defined in section 10.5.4.3 of JEDEC/MMCA Standard 5.1 is used for testing of
Driver Type-0.
For HS400, when tested with the reference load defined in page 28 HS400 reference load figure, Driver Type-0 or
Driver Type-1 or Driver Type-4 shall meet all AC characteristics and HS400 Device output timing requirements.
1) Nominal impedance is defined by I-V characteristics of output driver at 0.9V when VCCQ = 1.8V.
*The most suitable setting for user’s operating environment should be selected.
At HS400, Toshiba recommends Driver Type-1 and Type-4. This is because they meet all AC characteristics and
Device output timing requirements under the condition of JEDEC standard reference load.
CL ≤ 30pF
Clock frequency Data Transfer Mode (PP)(2) fpp 0 52(3) MHz
Tolerance: +100KHz
Clock frequency Identification Mode (OD) fOD 0 400 KHz Tolerance: +20KHz
Clock high time tWH 6.5 ns CL ≤ 30pF
Clock low time tWL 6.5 ns CL ≤ 30pF
Clock CLK(2)
1) The e-MMC must always start with the backward-compatible interface timing. The timing mode can be switched to
high-speed interface timing by the host sending the SWITCH command (CMD6) with the argument for high-speed
interface select.
2) CLK timing is measured at 50% of VCCQ
3) For compatibility with e-MMCs that support the v4.2 standard or earlier, host should not use >26MHz before switching to
high-speed interface timing.
4) CLK rise and fall times are measured by min (VIH) and max (VIL).
5) tOSU and tOH are defined as values from clock rising edge. However, the e-MMC device will utilize clock falling edge to
output data in backward compatibility mode. Therefore, it is recommended for hosts either to set tWL value as long as
possible within the range which will not go over tCK - tOHmin) in the system or to use slow clock frequency, so that host
could have data set up margin for the device.
Toshiba e-MMC device utilize clock falling edge to output data in backward compatibility mode.
Host should optimize the timing in order to have data set up margin as follows.
tWL
CLK
tPERIOD
VCCQ
VIH
CLOCK
VT
INPUT
VIL
tPERIOD
VCCQ
CLOCK
VT
INPUT
VSS
VIH VIH
CMD.DAT[7-0] VALID
INPUT WINDOW
VIL VIL
VSS
tPERIOD
VCCQ
CLOCK
VT
INPUT
VSS
VOH VOH
CMD.DAT[7-0] VALID
OUTPUT WINDOW
VOL VOL
VSS
NOTE Unit Interval (UI) is one bit nominal time. For example, UI=5ns at 200 MHz.
Implementation Guide:
Host should design to avoid sampling errors that may be caused by the Δ TPH drift.
It is recommended to perform tuning procedure while Device wakes up, after sleep.
One simple way to overcome the ΔTPH drift is by reduction of operating frequency.
NOTE VT = 50% of VCCQ, indicates clock reference point for timing measurements.
NOTE VT = 50% of VCCQ, indicates clock reference point for timing measurements.
Note : VT = 50% of VCCQ, indicates clock reference point for timing measurements.
Driver
Device I/O Measurement Point
Z0 = 50 Ohm
Td = 350 ps
CREFERENCE = 4pF
Reference Load
HS400 Capacitance
The Data Strobe is used to read data in HS400 mode. The Data Strobe is toggled only during data read or CRC status response.
Note *1: Device will detect the rising edge of RST_n signal to trigger internal reset sequence
1) 74 cycles of clock signal required before issuing CMD1 or CMD0 with argument 0xFFFFFFFA
2) During the device internal initialization sequence right after power on, device may not be able to detect RST_n signal,
because the device may not complete loading RST_n_ENABLE bits of the extended CSD register into the controller yet.
Supply voltage
Vcc max
Vcc min
VccQ max
VccQ min
0.5V
time
Power-up parameter
Parameter Symbol Min Max Remark
Reliability Guidance
This reliability guidance is intended to notify some guidance related to using raw NAND flash. Although random
bit errors may occur during use, it does not necessarily mean that a block is bad. Generally, a block should be
marked as bad when a program status failure or erase status failure is detected. The other failure modes may be
recovered by a block erase. ECC treatment for read data is mandatory due to the following Data Retention and
Read Disturb failures.
-Write/Erase Endurance
Write/Erase endurance failures may occur in a cell, page, or block, and are detected by doing a status read after
either an auto program or auto block erase operation. The cumulative bad block count will increase along with the
number of write/erase cycles.
-Data Retention
The data in memory may change after a certain amount of storage time. This is due to charge loss or charge gain.
After block erasure and reprogramming, the block may become usable again. Also write/erase endurance
deteriorates data retention capability. The figure below shows a generic trend of relationship between write/erase
endurance and data retention.
-Read Disturb
A read operation may disturb the data in memory. The data may change due to charge gain. Usually, bit errors
occur on other pages in the block, not the page being read. After a large number of read cycles (between block
erases), a tiny charge may build up and can cause a cell to be soft programmed to another state. After block erasure
and reprogramming, the block may become usable again.