L4970A
L4970A
L4970A
THERMAL DATA
Symbol Parameter Value Unit
Rth j-case Thermal Resistance Junction-case max 1 C/W
Rth j-amb Thermal Resistance Junction-ambient max 35 C/W
2/21
L4970A
PIN FUNCTIONS
No Name Function
1 OSCILLATOR Rosc. External resistor connected to ground determines the constant charging
current of Cosc.
2 OSCILLATOR Cosc. External capacitor connected to ground determines (with Rosc) the
switching frequency.
3 RESET INPUT Input of Power Fail Circuit. The threshold is 5.1V. It may be connected via a
divider to the input for power fail function. It must be connected to the pin 14 an
external 30K resistor when power fail signal not required.
4 RESET OUT Open Collector Reset/power Fail Signal Output. This output is high when the
supply and the output voltages are safe.
5 RESET DELAY A Cd capacitor connected between this terminal and ground determines the
reset signal delay time.
6 BOOTSTRAP A Cboot capacitor connected between this terminal and the output allows to
drive properly the internal D-MOS transistor.
7 OUTPUT Regulator Output.
8 GROUND Common Ground Terminal
9 SUPPLY VOLTAGE Unregulated Input Voltage.
10 FREQUENCY A series RC network connected between this terminal and ground determines
COMPENSATION the regulation loop gain characteristics.
11 FEEDBACK INPUT The Feedback Terminal of the Regulation Loop. The output is connected
directly to this terminal for 5.1V operation; It is connected via a divider for higher
voltages.
12 SOFT START Soft Start Time Constant. A capacitor is connected between thi sterminal and
ground to define the soft start time constant.
13 SYNC INPUT Multiple L4970A are synchronized by connecting pin 13 inputs together or via
an external syncr. pulse.
14 Vref 5.1V Vref Device Reference Voltage.
15 Vstart Internal Start-up Circuit to Drive the Power Stage.
CIRCUIT OPERATION (refer to the block dia- Device turn on is around 11V with a typical 1V
gram) hysteresis, this threshold provides a correct volt-
The L4970A is a 10A monolithic stepdown switching age for the driving stage of the DMOS gate and
regulator working in continuous mode realized in the the hysteresis prevents instabilities.
new BCD Technology. This technology allows the in- An external bootstrap capacitor charged to 12V
tegration of isolated vertical DMOS power transistors by an internal voltage reference is needed to pro-
plus mixed CMOS/Bipolar transistors. vide correct gate drive to the power DMOS. The
The device can deliver 10A at an output voltage driving circuit is able to source and sink peak cur-
adjustable from 5.1V to 40V, and contains diag- rents of around 0.5A to the gate of the DMOS
nostic and control functions that make it particu- transistor. A typical switching time of the current
larly suitable for microprocessor based systems. in the DMOS transistor is 50ns. Due to the fast
commutation switching frequencies up to 500kHz
are possible.
BLOCK DIAGRAM The PWM control loop consists of a sawtooth os-
The block diagram shows the DMOS power tran- cillator, error amplifier, comparator, latch and the
sistor and the PWM control loop. Integrated func- output stage. An error signal is produced by com-
tions include a reference voltage trimmed to 5.1V paring the output voltage with the precise 5.1V
2%, soft start, undervoltage lockout, oscillator 2% on chip reference. This error signal is then
with feedforward control, pulse by pulse current compared with the sawtooth oscillator, in order to
limit, thermal shutdown and finally the reset and generate a fixed frequency pulse width modulated
power fail circuit. The reset and power fail circuit drive for the output stage. A PWM latch is in-
provides an output signal for a microprocessor in- cluded to eliminate multiple pulsing within a pe-
dicating the status of the system. riod even in noisy environments. The gain and
3/21
L4970A
4/21
L4970A
stability of the loop can be adjusted by an exter- a constant current output when the system is
nal RC network connected to the output of the er- overloaded or short circuited and limits the
ror amplifier. A voltage feedforward control has switching frequency, in this condition, to 40kHz.
been added to the oscillator, this maintains supe- The Reset and Power fail circuitry (fig 4) gener-
rior line regulation over a wide input voltage ates an output signal when the supply voltage ex-
range. Closing the loop directly gives an output ceeds a threshold programmed by an external
voltage of 5.1V, higher voltages are obtained by voltage divider. The reset signal, is generated
inserting a voltage divider. with a delay time programmed by an external ca-
At turn on output overcurrents are prevented by pacitor on the delay pin. When the supply voltage
the soft start function (fig. 2). The error amplifier is falls below the threshold or the output voltage
initially clamped by an external capacitor Css and goes below 5V the reset output goes low immedi-
allowed to rise linearly under the charge of an in- ately. The reset output is an open collector-drain.
ternal constant current source. Fig 4A shows the case when the supply voltage is
Output overload protection is provided by a cur- higher than the threshold, but the output voltage
rent limit circuit (fig. 3). The load current is sensed is not yet 5V.
by an internal metal resistor connected to a com- Fig 4B shows the case when the output is 5.1V
parator. When the load current exceeds a preset but the supply voltage is not yet higher than the
threshold the output of the comparator sets a flip fixed threshold.
flop which turns off the power DMOS. The next
clock pulse, from an internal 40kHz oscillator will The thermal protection disables circuit operation
reset the flip flop and the power DMOS will again when the junction temperature reaches about
conduct. This current protection method, ensures 150C and has an hysterysis to prevent unstable
conditions.
Figure 4: Reset and Power Fail Functions.
5/21
L4970A
6/21
L4970A
7/21
L4970A
8/21
L4970A
Figure 6a: P.C. Board (components side) and Components Layout of Figure 5 (1:1 scale).
PARTS LIST
Table A
R1 = 30K C1, C2 = 3300F 63VL EYF (ROE
V0 R9 R7
R2 = 10K C3, C4, C5, C6 = 2.2F
12V 4.7k 6.2kW
R3 = 15K C7 = 390pF Film 15V 4.7k 9.1k
R4 = 16K C8 = 22nF MKT 1817 (ERO) 18V 4.7k 12k
R5 = 22 0,5W 24V 4.7k 18k
R6 = 4K7 C9 = 2.2nF KP1830
R7 = 10 C10 = 220nF MKT
R8 = see tab. A C 11 = 2.2nF MP1830
R9 = OPTION **C12, C13, C14 = 220F 40VL EKR Table B
SUGGESTED BOOTSTRAP CAPACITORS
R10 = 4K7 C15 = 1F Film
R11 = 10 Operating Frequency Bootstrap Cap.c10
D1 = MBR 1560CT (or 16A/60V or equivalent) f = 20KHz 680nF
L1 = 40H core 58071 MAGNETICS f = 50KHz 470nF
27 TURNS 1,3mm (AWG 16) f = 100KHz 330nF
COGEMA 949178
f = 200KHz 220nF
* 2 capacitors in parallel to increase input RMS current capability f = 500KHz 100nF
** 3 capacitors in parallel to reduce total output ESR
9/21
L4970A
Figure 6b: P.C. Board (Back side) and Components Layout of the Circuit of Fig. 5. (1:1 scale)
10/21
L4970A
Figure 7A
Figure 7B
11/21
L4970A
Figure 7D
Figure 7C
12/21
L4970A
Figure 8: Quiescent Drain Current vs. Supply Figure 9: Quiescent Drain Current vs. Junction
Voltage (0% duty cycle - see fig. 7A). Temperature (0% duty cycle).
Figure 10: Quiescent Drain Current vs. Duty Figure 11: Reference Voltage (pin14) vs. Vi (see
Cycle fig. 7)
Figure 12: Reference Voltage (pin 14) vs. Figure 13: Reference Voltage (pin15) vs. Vi (see
Junction Temperature (see fig. 7) fig. 7)
13/21
L4970A
Figure 14: Reference Voltage (pin 15) vs. Figure 15: Reference Voltage 5.1V (pin 14)
Junction Temperature (see fig. 7) Supply Voltage Ripple Rejection vs.
Frequency
Figure 16: Switching Frequency vs. Input Figure 17: Switching Frequency vs. Junction
Voltage (see fig. 5) Temperature (see fig 5)
Figure 18: Switching Frequency vs. R4 (see fig. 5) Figure 19: Max. Duty Cycle vs. Frequency
14/21
L4970A
Figure 20: Supply Voltage Ripple Rejection vs. Figure 21: Line Transient Response (see fig. 5)
Frequency (see fig. 5)
Figure 22: Load Transient Response (see fig. 5) Figure 23: Dropout Voltage Between Pin 9 and
Pin 7 vs. Current at Pin 7
Figure 24: Dropout Voltage Between Pin 9 and Figure 25: Power Dissipation (device only) vs.
Pin 7 vs. Junction Temperature Input Voltage
15/21
L4970A
Figure 26: Power Dissipation (device only) vs. Figure 27: Heatsink Used to Derive the Devices
Output Voltage Power Dissipation
Tcase Tamb
Rth - Heatsink =
Pd
Figure 30: Efficiency vs. Output Voltage Figure 31: Open Loop Frequency and Phase
Response of Error Amplifier (see
fig.7C)
16/21
L4970A
Figure 33: A5.1V/12V Multiple Supply. Note the Synchronization between the L4970A and the L4974A
17/21
L4970A
18/21
L4970A
19/21
L4970A
mm inch
DIM.
MIN. TYP. MAX. MIN. TYP. MAX. OUTLINE AND
A 5 0.197 MECHANICAL DATA
B 2.65 0.104
C 1.6 0.063
D 1 0.039
E 0.49 0.55 0.019 0.022
F 0.66 0.75 0.026 0.030
G 1.02 1.27 1.52 0.040 0.050 0.060
G1 17.53 17.78 18.03 0.690 0.700 0.710
H1 19.6 0.772
H2 20.2 0.795
L 21.9 22.2 22.5 0.862 0.874 0.886
L1 21.7 22.1 22.5 0.854 0.870 0.886
L2 17.65 18.1 0.695 0.713
L3 17.25 17.5 17.75 0.679 0.689 0.699
L4 10.3 10.7 10.9 0.406 0.421 0.429
L7 2.65 2.9 0.104 0.114
M 4.25 4.55 4.85 0.167 0.179 0.191
M1 4.63 5.08 5.53 0.182 0.200 0.218
S 1.9 2.6 0.075 0.102
S1 1.9 2.6 0.075 0.102 Multiwatt15 V
Dia1 3.65 3.85 0.144 0.152
20/21
L4970A
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is
granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specification mentioned in this publication are
subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products
are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
The ST logo is a registered trademark of STMicroelectronics
2000 STMicroelectronics Printed in Italy All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - China - Finland - France - Germany - Hong Kong - India - Italy - Japan - Malaysia - Malta - Morocco -
Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A.
http://www.st.com
21/21