W6 製程整合new
W6 製程整合new
W6 製程整合new
Si
High-K
HK-last has the advantage that the HK film does not go through high-
temperature (>1100°C) S/D anneal.
Good for HK stack reliabilities (NBTI and TDDB)
Hole-trapping efficiency↑ for the IL SiON, which is bad for NBTI.
5
Process Flow for (HK-last) Gate-last
For planar CMOS (e.g. 20nm)
Contact Contact
SiP SiGe
NFET PFET
7
Novel Transistors? -Low-voltage approaches
Goal of scaling: What prevents VDD scaling?
Extract maximum ION for given IOFF Mobility: sets ION
Subthreshold swing: sets IOFF
Sub-VT
Swing Device Structure node
(mV/dec)
>80 Planar(HKMG) CMOS ≥20nm
Elec. Mobility
(cm2/V-sec)
1400 3900 5400 8500 12000 3000 40000 77000
Hole mobility
(cm2/V-sec)
450 1900 200 400 450 1000 500 850
Hole effective mHK: 0.49 mHK: 0.33 mHK: 0.6 mHK: 0.51 mHK: 0.45 mHK: 0.4 mHK: 0.41 mHK: 0.43
mass(/m0) mLH: 0.16 mLH: 0.043 mLH: 0.089 mLH: 0.082 mLH: 0.052 mLH: 0.05 mLH: 0.026 mLH: 0.015
Lattice parameter 5.431 5.658 5.868 5.653 5.868 6.095 6.058 6.479
Possible candidate materials with good carrier mobility:
e-: Ge, InGaAs, InAs, InSb
h+: Ge, GeSb, InSb (cross out due to larger lattice mismatch with Si)
10
Hole Mobility Universality in Ge pFETs
Short channel (60nm) Ge pFETs with NiGe metal S/D.
Hole mobility shows 1.8x Si universal.
Use InP as a “buffer layer” to reduce the strain due to lattice mismatch.
This technique can be used to build Ge (or SiGe) fins as well.
12
Ge FinFET using fin replacement technique
Fin pitch down to 45nm L. Witters et al., VLSI Symp. 2015
Channel electrons can stay in the Si-cap layer, while due to the EV offset (as shown)
the channel holes remain in Ge this increases the Tox_inv for pMOS by Tsi /3,
which is very undesirable.
Si-cap-free Ge is back to the main theme… how to form IL on Ge is the key challenge!
TSMC is using Ge (or SiGe) as high-mobility channel (HMC) material in 5nm FinFET,
14 which is in mass production ! –no publication about the details.
III-V MOSFET architecture 1:
Implanted Self-Aligned MOSFET
10 nm HfO2 by MOCVD
Si I/I + RTA 600°C, 60 s
Lg=95 nm
15
Lin, IEDM 2008
III-V MOSFET architecture 2:
MOSFET with Regrown Ohmic Contacts
15 nm HfAlO by MOCVD
TaN gate, SiON spacers
In-situ Si doped InGaAs S/D by MOCVD (635 C, 2 min)
Lg=250 nm
16
Chin, EDL 2009
Narrower Bandgap & Carrier Spillover
mp/m0 0.30 0.39 0.50 0.30 µ p(cm2/V·s) 1900 470 400 500
TABLE 1-4 Values of Nc and Nv for Ga, Si, GaAs at 300K.
Ga Si GaAs
Nc(cm-3) 1.04x1019 2.8x1019 4.7x1017
8𝜋𝑚𝑛 2𝑚𝑛 (𝐸−𝐸𝐶 )
𝐷𝐶 𝐸 = , 𝐸 ≥ 𝐸𝐶 Nv(cm-3) 6.0x1018 1.04x1019 7.0x1018
ℎ3
𝑊 𝑛 = 𝑁𝑐 𝑒 −(𝐸𝑐−𝐸𝐹 )/𝑘𝑇
𝐼𝑑𝑠𝑎𝑡 = 𝜇𝑛𝑠 𝐶𝑜𝑥𝑒 (𝑉𝑔𝑠 − 𝑉𝑡 )2
2𝑚𝐿
𝑄𝑖𝑛𝑣 = −𝐶𝑜𝑥 (𝑉𝑔 − 𝑉𝑡 )
20
The Steep Switch
22
MOSFETs vs. TFETs
MOSFET TFET
E VG E VG
EC
EF
EF EV
EC
EV
N+ P+ N+
N+
equilibrium x equilibrium x
23
Band diagram for VG= VD= 0
OFF-state: MOSFET
E VG Dominated by
TE thermal emission
IBT over the barrier (TE).
EC HIBL Tunnel currents
FN become important
EV BTBT2 below 10 nm.
Tunneling enhanced
N+ N+ by small bandgaps
x and by small eff
masses.
OFF-state: TFET
𝑛𝑖2 VG
E Dominant leakage
𝑁𝐴 Note: IOFF is determined by
EC I0≈0 current for MOSFET
is suppressed. BTBT (band-to-band
tunneling) current
EV BTBT BTBT currents direct tradeoff with ION!
become important
FN
𝑇∝𝑒 −𝐿 𝑚𝑟∗ 𝐸𝐺 below 10 nm.
L BTBT enhanced by
P+ I N+ small bandgaps and
x by small eff masses.
24
Lundström et al. IEDM 2015
OFF-state: calculations
27
Steep-slope Tunnel-Effect Transistors using III-V
Nanowire/Si Heterojunction
Katsuhiro Tomioka1,2, Masatoshi Yoshimura1 and Takashi Fukui1 1.Graduate School of
Information Science and Technology, and Research Center for Integrated Quantum
Electronics (RCIQE), Hokkaido University, Kita 13 Nishi 8, Sapporo 060-8628, Japan
2.Japan Science and Technology Agency (JST) - PRESTO E-mail :
tomioka@rciqe.hokudai.ac.jp
Drain
BCB Source Gate Drain
n+-III-V nanowire
HfALOx
III-V nanowire III-V n+-III-V
Gate
VG>0
Source SiO2 p-Si
p-Si
Though not single slope, demonstrated 21mV/dec of sub-VT swing ! (This result is not
repeated in the next 4 years though.)
On-state (tunneling) resistance needs reduction. Ion< 10-8A/um is no good !
Target region
Modern Scaling
Benefits
Path
# of transistors (thousands)
3-D Stacked
CMOS NR Inverter
Acknowledgement
NCTU Prof. Chao-Hsin Chien, Prof. Ih-Chin Chen
37