Location via proxy:   [ UP ]  
[Report a bug]   [Manage cookies]                

UCC25600 8-Pin High-Performance Resonant Mode Controller: 1 Features 3 Description

Download as pdf or txt
Download as pdf or txt
You are on page 1of 31

Product Sample & Technical Tools & Support &

Folder Buy Documents Software Community

UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

UCC25600 8-Pin High-Performance Resonant Mode Controller


1 Features 3 Description

1 Variable Switching Frequency Control The UCC25600 high performance, resonant mode
controller is designed for dc-to-dc applications using
• Programmable Minimum Switching Frequency resonant topologies, especially the LLC half-bridge
With 4% Accuracy (3% Accuracy at Temperature resonant converter. This highly integrated controller
Range: –20°C to 105°C) implements frequency modulation control and
• Programmable Maximum Switching Frequency complete system functions in only an 8-pin package.
• Programmable Dead Time for Best Efficiency Switching to the UCC25600 will greatly simplify the
system design and layout, and improve time to
• Programmable Soft-Start Time market, all at a price point lower than competitive 16-
• Easy ON and OFF Control pin device offerings.
• Overcurrent Protection The internal oscillator supports the switching
• Overtemperature Protection frequencies from 40 kHz to 350 kHz. This high-
• Bias Voltage UVLO and Overvoltage Protection accuracy oscillator realizes the minimum switching
frequency limiting with 4% tolerance, allowing the
• Integrated Gate Driver With 0.4-A Source and 0.8-
designer to avoid over-design of the power stage
A Sink Capability and, thus, further reducing overall system cost. The
• Operating Temperature Range: –40°C to 125°C programmable dead time enables zero-voltage
• SOIC 8-Pin Package switching with minimum magnetizing current. This
maximizes system efficiency across a variety of
2 Applications applications. The programmable soft-start timer
maximizes design flexibility demanded by the varied
• 100-W to 1-kW Power Supplies requirements of end equipment using a half-bridge
• LCD, Plasma, and DLP® TVs topology. By incorporating a 0.4-A source and 0.8-A
• Adaptors, Computing, and ATX Power Supplies sink driving capability, a low cost, reliable gate driver
transformer is a real option.
• Home Audio Systems
The UCC25600 delivers complete system protection
• Electronic Lighting Ballasts
functions including overcurrent, UVLO, bias supply
OVP, and overtemperature protection.

Device Information(1)
PART NUMBER PACKAGE BODY SIZE (NOM)
UCC25600 SOIC (8) 3.91 mm × 4.90 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.

Typical Application Diagram

UCC25600
VS
8 GD1 OC 3

5 GD2 RT 2

7 VCC DT 1

6 GND SS 4

An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

Table of Contents
1 Features .................................................................. 1 7.3 Feature Description................................................. 10
2 Applications ........................................................... 1 7.4 Device Functional Modes........................................ 13
3 Description ............................................................. 1 8 Application and Implementation ........................ 14
4 Revision History..................................................... 2 8.1 Application Information............................................ 14
8.2 Typical Application ................................................. 18
5 Pin Configuration and Functions ......................... 3
6 Specifications......................................................... 4 9 Power Supply Recommendations...................... 22
6.1 Absolute Maximum Ratings ...................................... 4 10 Layout................................................................... 22
6.2 ESD Ratings ............................................................ 4 10.1 Layout Guidelines ................................................. 22
6.3 Recommended Operating Conditions....................... 4 10.2 Layout Example .................................................... 23
6.4 Thermal Information .................................................. 4 11 Device and Documentation Support ................. 24
6.5 Electrical Characteristics........................................... 5 11.1 Community Resources.......................................... 24
6.6 Typical Characteristics .............................................. 7 11.2 Trademarks ........................................................... 24
7 Detailed Description .............................................. 9 11.3 Electrostatic Discharge Caution ............................ 24
7.1 Overview ................................................................... 9 11.4 Glossary ................................................................ 24
7.2 Functional Block Diagram ......................................... 9 12 Mechanical, Packaging, and Orderable
Information ........................................................... 24

4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

Changes from Revision B (June 2011) to Revision C Page

• Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section. ................................................................................................ 1

Changes from Revision A (September 2008) to Revision B Page

• Changed Operating Temperature Range to match the Electrical Specifications. .................................................................. 1

2 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

5 Pin Configuration and Functions

D Package
8-Pin SOIC
Top View

DT 1 8 GD1

RT 2 7 VCC

OC 3 6 GND

SS 4 5 GD2

Table 1. Pin Functions


PIN
I/O DESCRIPTION
NAME NO.
This pin sets the dead time of high-side and low-side switch driving signals. Connect a resistor to
ground. With internal 2.25-V voltage reference, the current flowing through the resistor sets the
DT 1 I dead time. To prevent shoot through when this pin is accidentally shorted to ground, the
minimum dead time is set to 120 ns. Any dead time setting less than 120 ns will automatically
have 120-ns dead time.
GD1 8 High-side and low-side switch gate driver. Connect gate driver transformer primary side to these
O
GD2 5 two pins to drive the half-bridge.
GND 6 – Ground
Overcurrent protection pin. When the voltage on this pin is above 1 V, gate driver signals are
actively pulled low. After the voltage falls below 0.6 V, the gate driver signal recovers with soft-
OC 3 I
start. When OC pin voltage is above 2 V, the device is latched off. Bringing VCC below the
UVLO level resets the overcurrent latch to off.
The current flowing out of this pin sets the frequency of the gate driver signals. Connect the opto-
coupler collector to this pin to control the switching frequency for regulation purposes. Parallel a
resistor to ground to set the minimum current flowing out of the pin and set the minimum
RT 2 I
switching frequency. To set the maximum switching frequency limiting, simply series a resistor
with the opto-coupler transistor. This resistor sets the maximum current flowing out of the pin and
limits the maximum switching frequency.
Soft-start pin. This pin sets the soft-start time of the system. Connect a capacitor to ground.
Pulling this pin below 1 V will disable the device to allow easy ON/OFF control. The soft-start
SS 4 I
function is enabled after all fault conditions, including bias supply OV, UVLO, overcurrent
protection, and overtemperature protection.
Bias Supply. Connect this pin to a power supply less than 20 V. Parallel a 1-μF capacitor to
VCC 7 –
ground to filter out noise.

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 3


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

6 Specifications
6.1 Absolute Maximum Ratings
(1)
over operating free-air temperature range (unless otherwise noted)
MIN MAX UNIT
Supply voltage, VCC 22 V
Voltage, GD1, GD2 –0.5 VCC + 0.5 V
Gate drive current – continuous, GD1, GD2 ±25 mA
Current, RT –5 mA
Current, DT –0.7 mA
Lead temperature (10 seconds) 260 °C
Operating junction temperature, TJ –40 125 °C
Storage temperature, Tstg –65 150 °C

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings


VALUE UNIT
(1)
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins ±2000
V(ESD) Electrostatic discharge Charged device model (CDM), per JEDEC specification JESD22-C101, all V
±500
pins (2)

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

6.3 Recommended Operating Conditions


over operating free-air temperature range (unless otherwise noted)
MIN NOM MAX UNIT
VCC input voltage from a low-impedance source 11.5 18.0 V
RT resistance 1 8.666 kΩ
DT resistance 3.3 39 kΩ
SS capacitor 0.01 1 μF

6.4 Thermal Information


UCC25600
(1)
THERMAL METRIC D (SOIC) UNIT
8 PINS
RθJA Junction-to-ambient thermal resistance 118.5 °C/W
RθJC(top) Junction-to-case (top) thermal resistance 72.5 °C/W
RθJB Junction-to-board thermal resistance 58.9 °C/W
ψJT Junction-to-top characterization parameter 24.1 °C/W
ψJB Junction-to-board characterization parameter 58.4 °C/W

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.

4 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

6.5 Electrical Characteristics


over operating free-air temperature range (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
BIAS SUPPLY (VCC)
VCC current, disabled SS = 0 V 1 1.5
mA
VCC current, enabled SS = 5 V, CGD1 = CGD2 = 1 nF 2.5 5 7.5
VCC current, UVLO VCC = 9 V 100 400 μA
UVLO turn-on threshold Measured at VCC rising 9.9 10.5 11.1
VUVLO UVLO turn-off threshold Measured at VCC falling 8.9 9.5 10.1
UVLO hysteresis Measured at VCC 0.7 1 1.3
V
OVP turn-off threshold Measured at VCC rising 18 20 22
VOVP OVP turn-on threshold Measured at VCC falling 16 18 20
OVP hysteresis Measured at VCC 1.5 2 2.5
DEAD TIME (DT)
TDT Dead time RDT = 16.9 kΩ 390 420 450 ns
OSCILLATOR
Minimum switching frequency at –40°C to 125°C 40.04 41.70 43.36
FSW(min) kHz
GD1, GD2 –20°C to 105°C 40.45 41.70 42.95
KICO Switching frequency gain/I (RT) RRT = 4.7 kΩ, IRT = 0 to 1 mA 60 80 100 Hz/μA
GD1, GD2 on time mismatching –50 50 ns
Switching frequency starting burst
SS = 5 V 300 350 400
mode
FSW_BM
Switching frequency to come out of
SS = 5 V 280 330 380 kHz
burst mode
–40°C to 125°C 122 142.5 162
FSW(start) Switching frequency at soft-start
–20°C to 105°C 125 142.5 160
EXTERNAL DISABLE/SOFT START
Enable threshold Measure at SS rising 1.1 1.2 1.3
Disable threshold Measured at SS falling 0.85 1 1.1 V
Disable hysteresis Measured at SS 0.15 0.35
Measured between SS (falling) and
Disable prop. delay 250 500 750 ns
GD2 (falling)
Source current on ISS pin VSS = 0.5 V –225 –175 –125
ISS μA
Source current on ISS pin VSS = 1.35 V –5.5 –5 –4.5
PEAK CURRENT LIMIT
Level 1 overcurrent threshold – VOC
VOC1(off) 0.9 1 1.1
rising
Level 2 overcurrent latch threshold –
VOC2(off) 1.8 2.0 2.2 V
VOC rising
Level 1 overcurrent threshold – VOC
VOC1(on) 0.5 0.6 0.7
falling
Td_OC Propagation delay 60 200 500 ns
IOC OC bias current VOC = 0.8 V –200 200 nA

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 5


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

Electrical Characteristics (continued)


over operating free-air temperature range (unless otherwise noted)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
GATE DRIVE
GD1, GD2 output voltage high IGD1, IGD2 = −20 mA 9 11 V
GD1, GD2 on resistance high IGD1, IGD2 = −20 mA 12 30 Ω
GD1, GD2 output voltage low IGD1, IGD2 = 20 mA 0.08 0.2 V
GD1, GD2 on resistance low IGD1, IGD2 = 20 mA 4 10 Ω
Rise time GDx 1 V to 9 V, CLOAD = 1 nF 18 35
ns
Fall time GDx 9 V to 1 V, CLOAD = 1 nF 12 25
GD1, GD2 output voltage during
VCC = 6 V, IGD1, IGD2 = 1.2 mA 0.5 1.75 V
UVLO
THERMAL SHUTDOWN
Thermal shutdown threshold 160
Thermal shutdown recovery °C
140
threshold

6 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

6.6 Typical Characteristics


At VCC = 12 V, RRT = 4.7 kΩ, RDT = 16.9 kΩ, VSS = 5 V, VOC = 0 V; all voltages are with respect to GND, TJ = TA = 25°C,
unless otherwise noted.

1 350

0.9
Ivcc - Bias Supply Current - mA

Fsw - Switching Frequency - kHz


300
0.8

0.7 250

0.6
200
0.5
150
0.4

0.3
100
0.2 OC Open -40 °C
50 25 °C
0.1
125 °C
0 0
6 7 8 9 10 11 12 13 14 0 1 2 3 4 5
Vvcc - Bias Supply Voltage - V IRT - RT Current - mA

Figure 1. Bias Supply Current vs Bias Supply Voltage Figure 2. Switching Frequency vs RT Current
1000 1000

900 - 40 °C 900
25 °C
800 800
125 °C
700
DT - Dead Time -

DT - Dead Time -
700

600 600

500 500

400 400

300 300

200 200
-40 °C
100 100 25 °C
125 °C
0 0
0 100 200 300 400 500 600 700 0 5 10 15 20 25 30 35 40 45
IDT - DT Current - uA RDT - DT Resistor - kOhm

Figure 3. Dead Time vs DT Current Figure 4. Dead Time vs DT Resistor


16 1.6 16 0.8

Gate Drive
14 1.4 14 0.7
Voltage
Gate Drive Sink
12 Current 1.2 12 0.6
Gate Drive Voltage - V
Gate Drive Current - A
Gate Drive Voltage - V

Gate Drive Current - A

10 1 10 Gate Drive Voltage 0.5

8 0.8 8 Gate Drive Source 0.4


Current
6 0.6 6 0.3

4 0.4 4 0.2

2 0.2 2 0.1

0 0 0 0

-2 -0.2 -2 -0.1
0 100 200 300 400 500 600 0 200 400 600 800 1000
Time - ns Time - ns

Figure 5. Gate Drive Falling, VCC = 15 V Figure 6. Gate Drive Rising, VCC = 15 V

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 7


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

Typical Characteristics (continued)


At VCC = 12 V, RRT = 4.7 kΩ, RDT = 16.9 kΩ, VSS = 5 V, VOC = 0 V; all voltages are with respect to GND, TJ = TA = 25°C,
unless otherwise noted.
300 12

UVLO On Threshold - VCC Rising


250
UVLO Off Threshold -VCC Falling
11
Propagation Delay - ns

UVLO Threshold -
200

150 10

100

50

0 8
-60 -40 -20 0 20 40 60 80 100 120 140 -60 -40 -20 0 20 40 60 80 100 120 140
Tj - Junction Temperature - °C Tj - Junction Temperature - °C

Figure 7. Overcurrent Propagation Delay vs Temperature Figure 8. UVLO Threshold vs Temperature


22 2.5

OVP Off Threshold - VCC Rising


VCC Over Voltage Threshold - V

Voc Over Current Threshold - V


21
OVP On Threshold -VCC Falling 2

20 OC Off Threshold - Voc Rising


OC On Threshold - Voc Falling
1.5
OC Latch Threshold - Voc Rising
19

1
18

0.5
17

16 0
-60 -40 -20 0 20 40 60 80 100 120 140 -60 -40 -20 0 20 40 60 80 100 120 140
Tj - Junction Temperature - °C Tj - Junction Temperature - °C

Figure 9. VCC Overvoltage Threshold vs Temperature Figure 10. Overcurrent Threshold vs Temperature
100

80
On Time Mismatch - ns

60

40

20

0
0 50 100 150 200 250 300 350
Switching Frequency - kHz

Figure 11. On-time Mismatch vs Switching Frequency

8 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

7 Detailed Description

7.1 Overview
Due to high power density and high efficiency requirements, LLC topology is employed in many applications. The
LLC resonant converter has many unique characteristics and improvements compared with hard-switch bridge
topology and phase-shift full bridge. For example, LLC has a simple structure, and could achieve primary
MOSFET zero voltage switching (ZVS) and the secondary rectifier zero current switching (ZCS) from no load to
full load.
The UCC25600 device is an LLC-resonant half-bridge controller which integrates built-in, state-of-the-art
efficiency boost features with high-level protection features to provide cost-effective solutions.

7.2 Functional Block Diagram

2.25V
T +
J TSD 20V
160oC/140oC OV
Thermal 18V
DT 1 +
ShutDown

Dead time 10.5V UVLO


RDT +
generator 9.5V

2.5V 7 VCC

Feed RT
2
back

Ic
OSC 8 GD1
Vss

UVLO SET VCC


OV Q D
OC FAULT 5 GD2
TSD Q CLR

GD_Stop 6 GND
6V

5uA 170uA

OC
OC + 3
Vss 1V
SS
4

OC_latch +
Css + 2V
1.2V/1V
FAULT
SET
S Q

R CLR
Q

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 9


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

7.3 Feature Description


7.3.1 Soft Start
During start-up and fault recovery conditions, soft start is always implemented to prevent excessive resonant
tank current and to ensure zero-voltage switching (ZVS). During soft start, the switching frequency is increased.
The soft-start time can be programmed by placing a capacitor from the SS pin to ground.
The soft-start pin also serves as an ON/OFF control pin of the device. By actively pulling the SS pin below 1 V,
the device is disabled. When the pulldown is removed, SS pin voltage is increased because of internal charging
current. Once the SS pin is above 1.2 V, the device starts to generate a gate-driver signal and enters soft-start
mode. The time sequence of soft start is shown in Figure 12.

4V

1.2V

Vss

Gate driver

t ss _ delay t ss

Figure 12. Soft-Start Sequence

To prevent a long delay between the ON command and appearance of a gate driver signal, the SS pin current is
set as two different levels. When the SS pin voltage is below 1.2 V, its output current is 175 μA. This high current
could charge the soft-start pin capacitor to 1.2 V in a short period of time, and reduce the time delay. This time
delay can be calculated using following equation:
1.2V
tSS _ delay = CSS
175m A
(1)

10 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

Feature Description (continued)


The switching frequency during soft start is determined by both the current flowing out of the RT pin and the
voltage on the SS pin. The switching frequency can be calculated based on the following equation:
1 1
fS =
2 6ns ´1A
+ 150ns
æ V ö
I RT + ç1.81mA - SS ÷
è 2.2 k W ø (2)
After the SS pin voltage reaches 4 V, the soft-start period is finished and switching frequency becomes the same
as demanded by the RT pin current. The time used to charge the SS pin from 1.2 V to 4 V is defined as soft-start
time and can be calculated as:
2.8V
tSS = CSS
5m A
(3)
To ensure reliable operation, the gate drivers restart with GD2 turning high. This prevents uncertainty during
system start up.

7.3.2 Overcurrent Protection


To prevent power stage failure under excessive load current condition, the UCC25600 includes an overcurrent
protection function. With a dedicated OC pin, the power stage is shut down when OC pin voltage is above 1 V.
Once the OC pin voltage becomes lower than 0.6 V, the gate driver recovers with a soft start. To enhance
system safety, the UCC25600 latches up the whole system when the OC pin becomes above 2 V. Bring VCC
below the UVLO level to reset the device.
The current can be indirectly sensed through the voltage across the resonant capacitor by using the sensing
network shown in Figure 13.

Lr
From half bridge
TR

Lm
Cs
To OC D2 Rs

Cp Rp D1 Cr

Figure 13. Current Sensing for LLC Resonant Converter

The general concept of this sensing method is that the ac voltage across the resonant capacitor is proportional to
load current.
According to the FHA model, peak voltage of the ac component on the resonant capacitor can be calculated as:

4 jf L Q + 1
VCr _ pk = nVo n n2 e
p f n Ln
(4)
Therefore, the resonant capacitor voltage reaches its maximum value at the minimum switching frequency and
maximum load. According to this equation, the current sensing network components can be calculated. Due to
the nature of FHA, the final circuit parameters need to be verified through actual hardware test.

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 11


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

Feature Description (continued)


Table 2. Calculated Current Sensing Network Components
NAME FUNCTION DESIGN EQUATION

2
Transfer ac voltage across resonant VCr _ pk (max )
RS
capacitor into current source Rs =
2 PRs (max)
(5)
10
CS Blocking dc voltage on resonant capacitor Cs =
Rs f min (6)

Rs
RP Load resistor of the current source Rp = p
VCr _ pk (max )
(7)
10
CP Filter capacitor Cp =
R p f min (8)

7.3.3 Gate Driver


The half-bridge resonant converter is controlled by the nearly 50% duty-cycle variable frequency square-wave
voltage. This allows the half bridge to be easily driven by the gate-driver transformer. Compared with a half-
bridge driver device, a gate-driver transformer provides a simple and reliable solution, which:
• Eliminates the need for gate driver power supply
• Enables simplified layout
• Prevents shoot-through due to the transformer coupling
• Requires no latch up
The UCC25600 integrates two-gate drivers with 0.4-A source and 0.8-A sink capability to directly drive the gate-
driver transformer.
For the LLC resonant converter, it is critical for the gate-driver signal to be precisely symmetrical. Otherwise, the
resonant tank operation will be symmetrical. The load current distribution will be unbalanced for the output
rectifiers, which in turn require the over-design of the power stages and thermal management.
In UCC25600, the gate-driver output is precisely trimmed to have less than 50-ns mismatch. Although the gate-
driver signal is quite symmetrical, it is still recommended to insert the dc blocking capacitor in the gate-driver
transformer primary side to prevent transformer saturation during fast transients.

7.3.4 Overtemperature Protection


UCC25600 continuously senses its junction temperature. When its junction temperature rises above 160°C, the
device will enter overtemperature protection mode with both gate drivers actively pulled low. When junction
temperature drops below 140°C, gate driver restarts with soft start.

12 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

7.4 Device Functional Modes


7.4.1 Burst-Mode Operation
During light load condition, the resonant converter tends to increase its switching frequency and maintain the
output voltage regulation. However, due to ringing caused by the transformer parasitic capacitor and the
rectification-diode-junction capacitors, the energy could be directly transferred to the load through these
capacitors. When this power becomes more than the load requires, the output voltage become higher than the
regulation level. In this case, further increasing the switching frequency will not help the situation because energy
transfer to the load is not through the power stage itself.
To prevent output overvoltage during this condition, the UCC25600 includes the burst-mode operation function.
When the control loop demands switching frequency higher than 350 kHz, the gate driver is disabled and the
power stage stops switching. When the output voltage drops, the control loop begins to demand switching
frequency less than 330 kHz, the gate driver recovers and the power stage begins to deliver power again. This
allows the output voltage to be regulated.
This burst mode can be easily disabled by limiting the maximum switching frequency to less than 350 kHz. In this
way, the control loop will never demand a switching frequency higher than 350 kHz and burst mode operation will
not occur.

7.4.2 VCC
When VCC becomes above 10.5 V, the device is enabled and, after all fault conditions are cleared, the gate
driver starts with soft start. When VCC drops below 9.5 V, the device enters the UVLO protection mode and both
gate drivers are actively pulled low. When VCC rises above 20 V, the device enters VCC overvoltage protection
mode and the device is disabled with both gate drivers actively pulled low. The VCC overvoltage protection will
recover with soft start when the VCC voltage returns below 18 V.

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 13


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

8 Application and Implementation

NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.

8.1 Application Information


The UCC25600 device is a high performance, resonant-mode controller designed for DC/DC applications using
resonant topologies, especially the LLC half-bridge resonant converter.

8.1.1 Principal of Operation


The soft-switching capability, high efficiency, and long holdup time make the LLC resonant converter attractive
for many applications, such as digital TV, ac-to-dc adapters, and computer power supplies. Figure 14 shows the
schematic of the LLC resonant converter.

Cr Lr n:1:1

Lm

Figure 14. LLC Resonant Converter

The LLC resonant converter is based on the series resonant converter (SRC). By using the transformer
magnetizing inductor, zero-voltage switching can be achieved over a wide range of input voltage and load. As a
result of multiple resonances, zero-voltage switching can be maintained even when the switching frequency is
higher or lower than resonant frequency. This simplifies the converter design to avoid the zero-current switching
region which can lead to system damage. The converter achieves the best efficiency when operated close to its
resonant frequency at a nominal input voltage. As the switching frequency is lowered, the voltage gain is
significantly increased. This allows the converter to maintain regulation when the input voltage falls low. These
features make the converter ideally suited to operate from the output of a high-voltage, boost PFC pre-regulator,
allowing it to hold up through brief periods of ac line-voltage dropout.
Due to the nature of resonant converter, all the voltages and currents on the resonant components are
approximately sinusoidal. The gain characteristic of the LLC resonant converter is analyzed based on the first
harmonic approximation (FHA), which means all the voltages and currents are treated as a sinusoidal shape with
the frequency the same as the switching frequency.
According to the operation principle of the converter, the LLC resonant converter can be drawn as the equivalent
circuit shown in Figure 15.

Cr Lr

Vge Lm Re Voe

Figure 15. LLC Resonant Converter Equivalent Circuit

14 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

Application Information (continued)


In this equivalent circuit, the Vge and Voe are the fundamental harmonics of the voltage generated by the half-
bridge and the voltage on the transformer primary side, respectively. These voltages can be calculated through
Fourier analysis. The load resistor Re is the equivalent resistor of the load, and it can be calculated as:
8 2
Re = n R
p2 (9)
Based on this equivalent circuit, the converter gain at different switching frequencies can be calculated as:
jw Lm Re
Vo jw Lm + Re
=
VDC / 2 jw Lm Re 1
+ + jw Lr
jw Lm + Re jwCr
(10)
In this equation VDC/2 is the equivalent input voltage due to the half-bridge structure.

Table 3. Circuit Definition Calculations


RESONANT NORMALIZED
NORMALIZED GAIN QUALITY FACTOR INDUCTOR RATIO
FREQUENCY FREQUENCY

Vo 1 Lr / Cr f Lm
M= f0 = Qe =
VDC / 2 2p Lr Cr fn = Ln =
Re f0 Lr
(14) (15)
(11) (12) (13)

Following the definitions in Table 3, the converter gain at different switching frequencies can be written as:

Ln ´ fn2
M=
é(Ln + 1) ´ fn2 - 1ù + j é(fn2 - 1) ´ fn ´ Qe ´ Ln ù
ë û ë û (16)
Because of the FHA, this gain equation is an approximation. When the switching frequency moves away from the
resonant frequency, the error becomes larger. However, this equation can be used as a design tool. The final
results need to be verified by the time-based simulation or hardware test.

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 15


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

From Equation 16, when the switching frequency is equal to the resonant frequency, fn = 1 and converter voltage
gain is equal to 1. Converter gain at different loads and inductor ratio conditions are shown in Figure 16 through
Figure 19.

2 2
Qe = 0.1 Qe = 0.1
Qe = 0.2 Qe = 0.2
Qe = 0.5 Qe = 0.5
Qe = 1 Qe = 1
1.5 Qe = 2 1.5 Qe = 2
Qe = 5 Qe = 5

M M
1 1

0.5 0.5

0 0
0.1 0.5 1 1.5 2 0.1 0.5 1 1.5 2
fn fn
Figure 16. M vs fN Figure 17. M vs fN

2 2
Qe = 0.1 Qe = 0.1
Qe = 0.2 Qe = 0.2
Qe = 0.5 Qe = 0.5
Qe = 1 Qe = 1
1.5 Qe = 2 1.5 Qe = 2
Qe = 5 Qe = 5

M M
1 1

0.5 0.5

0 0
0.1 0.5 1 1.5 2 0.1 0.5 1 1.5 2
fn fn
Figure 18. M vs fN Figure 19. M vs fN

Based on its theory of operation, the LLC resonant converter is controlled through pulse frequency modulation
(PFM). The output voltage is regulated by adjusting the switching frequency according to the input and output
conditions. Optimal efficiency is achieved at the nominal input voltage by setting the switching frequency close to
the resonant frequency. When the input voltage drops low, the switching frequency is decreased to boost the
gain and maintain regulation.
The UCC25600 resonant half-bridge controller uses variable switching frequency control to adjust the resonant
tank impedance and regulate output voltage. This 8-pin package device integrates the critical functions for
optimizing the system performance while greatly simplifying the design and layout.

16 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

8.1.2 Adjustable Dead Time


Resonant half-bridge converter relies on the resonant tank current at MOSFETs turn-off to achieve soft switching
and reduce switching loss. Higher turn-off current provides more energy to discharge the junction capacitor, while
it generates more turn-off loss. Smaller turn-off current reduces turn-off loss, but it requires longer time to
discharge MOSFETs junction capacitors and achieve soft switching. By choosing an appropriate dead time, turn-
off current is minimized while still maintaining zero-voltage switching, and best system performance is realized.
In UCC25600, dead time can be adjusted through a single resistor from the DT pin to ground. With internal 2.25-
V voltage reference, the current flow through the resistor sets the dead time.
td = 20ns + Rdt ´ 24ns / k W
(17)
To prevent shoot through when the DT pin accidentally connects to ground, a minimum 120-ns dead time is
inserted into the 2 gate driver outputs. Any dead-time setting less than 120 ns will be limited to 120 ns.

8.1.3 Oscillator
With variable switching frequency control, UCC25600 relies on the internal oscillator to vary the switching
frequency. The oscillator is controlled by the current flowing out of the RT pin. Except during soft start, the
relationship between the gate signal frequency and the current flowing out of the RT pin can be represented as:
1 1
fS = » I RT ´ 83Hz / m A
2 6 ns ´ 1 A
+ 150ns
I RT
(18)
Because the switching frequency is proportional to the current, by limiting the maximum and minimum current
flowing out of the RT pin, the minimum and maximum switching frequency of the converter could be easily
limited. As shown in Figure 20, putting a resistor from the RT pin to ground limits the minimum current and
putting a resistor in series with the opto-coupler limits the maximum current.

UCC25600
Maximum
frequency limiting

R1 RT

Minimum
R2
frequency limiting

Figure 20. Maximum and Minimum Frequency Setting for UCC25600

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 17


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

The frequency limiting resistor can be calculated based on following equations.


6ns
I f max =
1
- 150ns
2 f max
(19)
6ns
I f min =
1
- 150ns
2 f min
(20)

æ 1 1 ö
I f max = 2.5V ç + ÷
è R1 R2 ø (21)
2.5V
I f min =
R2
(22)

8.2 Typical Application


This design example describes the HPA341 EVM design and outlines the design steps required to design a 300-
W LLC resonant half-bridge converter, which provides a regulated output voltage nominally at 12 V at maximum
300 W of load power, with reinforced isolation of AC-DC off-line applications between the primary and the
secondary, operating from a DC source of 390 V.

+375 to 405 Vdc

12V@25A

+
+ +

11V

12V Bias
(External)
+

+ +

Figure 21. Typical Application Schematic

18 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

Typical Application (continued)


8.2.1 Design Requirements

Table 4. Design Requirements


DESIGN PARAMETER TARGET VALUE
Output voltage 12 V
Rated output power 300 W
Input DC voltage range 375 V to 405 V
Typical efficiency at full load 91%
Switching frequency 85 kHz to 350 kHz
Resonant frequency 130 kHz

8.2.2 Detailed Design Procedure


1. Resonant inductor(Lr), resonant capacitor(Cr), and (Lm) of half-bridge LLC
(a) Turns ratio of Main transformer:
n = Np/Ns = 16.5 (23)
(b) Maximum resonant gain required:
M_max = 110% × n × (2 × Vout)/(Vin_min) = 110% × 16.5 × (2 × 12 V)/375 V = 1.17 (24)
(c) Choose Ln and Q. The Ln range is typically selected from 3 to 9. Choose Q based on the curves below,
where the peak gain must be higher than or equal to the maximum resonant gain required. Based on the
below curves, Q selects 0.45.
Ln = Lm/Lr = 5 (25)
Q = (Lr / Cr ) / Re q = 0.45 (26)

Figure 22. Peak Gain vs Q

(d) Calculate equivalent primary resistance:


Req = (8 × n2 × Vout2)/(π2 × Pout) = (8 × 4.62 × 122)/(π2 × 300) = 108.6Ω (27)
(e) Select Cr:
Cr = 24nF (28)
(f) Calculate Lr:

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 19


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

1
fr =
2p ´ Lr ´ Cr (29)
(g) Combine the above two equations:
Lr = 55µH (30)
(h) Calculate Lm:
Lm = Ln × Lr = 275 µH (31)
2. Calculate Rdt. In the UCC25600, dead time can be adjusted through a single resistor from DT pin to ground.
With an internal 2.25-V voltage reference, the current flow through the resistor sets the dead time.
td = 20ns + Rdt × 24ns/kΩ
where
• td = 300 ns
• Rdt = 11.7 kΩ (32)
3. Calculate CSS. Refer to Soft Start for more details.
tss = 25 ms (33)
tss = 2.8 V/5 µA × Css (34)
Css = 44.6 nF (35)
4. A 47nF capacitor is selected. Calculate RT1 and RT2. Refer to Oscillator for more details. RT1 and RT2 are
used to limit maximum switching frequency and minimum switching frequency. RT1 and RT2 can be
calculated based on following equations:
Ifmax = 6 ns/(1/2fmax - 150 ns) (36)
Ifmin = 6 ns/(1/2fmin - 150 ns) (37)
Ifmax = 2.5 V(1/RT1 + 1/RT2) (38)
Ifmin = 2.5 V/RT2 (39)
5. Combine the four equations above:
RT1 = 511Ω (40)
RT2 = 2.37 kΩ (41)
6. Calculate Rs, Cs, Rp, and Cp. Refer to Overcurrent Protection for more details.
Rs = 300 kΩ (42)
Cs = 22 pF (43)
Rp = 4.99 kΩ (44)
Cp = 1 µF (45)

20 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

8.2.3 Application Curves

60 180
45 135

P h as e (D eg )
30 90

G a i n (d B )
15 45
0 0
-15 -45
-30 -90
-45 -135
Gain Phase
-60 -180
10 100 1000 10000 100000 1000000
Frequency (H z)

Figure 23. Typical Output Voltage Turn On (TP15) Figure 24. Full System Loop Compensation (TP19 and
TP21)

Figure 25. Typical Soft-Start Waveform Figure 26. Typical Resonant Tank Current and Resonant
Capacitor Voltage

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 21


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

9 Power Supply Recommendations


The VCC power terminal for the device requires the direct placement of low-ESR noise-decoupling capacitance
from the VCC terminal to the GND terminal. Ceramic capacitors with stable dielectric characteristics over
temperature are recommended, such as X7R or better. Depending on the operating temperature range of the
application, X5R may be acceptable, but the drop in capacitance value at high temperature and with applied DC-
bias may not be tolerable. Avoid dielectrics with poor temperature stability.
The recommended decoupling capacitor is a 1-µF 0805-sized 50-V X7R capacitor, ideally with (but not essential)
a second, smaller, parallel 100-nF 0603-sized 50-V X7R capacitor. Higher voltage-rated parts can also be used.
The use of 25-V rated parts is not recommended, due to reduction in effective capacitance value with applied DC
bias.

10 Layout

10.1 Layout Guidelines


Four-layer layout is recommended
A 1-µF ceramic decoupling capacitor is recommended, to be placed as close as possible between the VCC
terminal and GND, and tracked directly to both terminals.
Place CSS, RDT, Rp, Cp, RT1, and RT2 as close as possible to the UCC25600.
Connect a regulated bias supply to the VCC pin.

22 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


UCC25600
www.ti.com SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015

10.2 Layout Example

Figure 27. Board Layout Example

Copyright © 2008–2015, Texas Instruments Incorporated Submit Documentation Feedback 23


Product Folder Links: UCC25600
UCC25600
SLUS846C – SEPTEMBER 2008 – REVISED JUNE 2015 www.ti.com

11 Device and Documentation Support

11.1 Community Resources


The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.

11.2 Trademarks
E2E is a trademark of Texas Instruments.
is a registered trademark of ~Texas Iinstruments.
All other trademarks are the property of their respective owners.
11.3 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.

11.4 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.

12 Mechanical, Packaging, and Orderable Information


The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

24 Submit Documentation Feedback Copyright © 2008–2015, Texas Instruments Incorporated

Product Folder Links: UCC25600


PACKAGE OPTION ADDENDUM

www.ti.com 29-Sep-2017

PACKAGING INFORMATION

Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)

UCC25600D ACTIVE SOIC D 8 75 Green (RoHS CU NIPDAU Level-2-260C-1 YEAR -40 to 125 25600
& no Sb/Br)
UCC25600DR ACTIVE SOIC D 8 2500 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 125 25600
& no Sb/Br)
UCC25600DRG4 ACTIVE SOIC D 8 2500 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 125 25600
& no Sb/Br)

(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.

(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.

(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

Addendum-Page 1
PACKAGE OPTION ADDENDUM

www.ti.com 29-Sep-2017

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Addendum-Page 2
PACKAGE MATERIALS INFORMATION

www.ti.com 9-Aug-2018

TAPE AND REEL INFORMATION

*All dimensions are nominal


Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1
Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
UCC25600DR SOIC D 8 2500 330.0 12.4 6.4 5.2 2.1 8.0 12.0 Q1

Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION

www.ti.com 9-Aug-2018

*All dimensions are nominal


Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
UCC25600DR SOIC D 8 2500 367.0 367.0 35.0

Pack Materials-Page 2
IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its
semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers
should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated
circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and
services.
Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced
documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements
different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the
associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers
remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have
full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products
used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with
respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous
consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and
take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will
thoroughly test such applications and the functionality of such TI products as used in such applications.
TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information,
including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to
assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any
way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource
solely for this purpose and subject to the terms of this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically
described in the published documentation for a particular TI Resource.
Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that
include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE
TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM,
INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF
PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL,
DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN
CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN
ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949
and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such
products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards
and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must
ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in
life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use.
Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life
support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all
medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product).
Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications
and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory
requirements in connection with such selection.
Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-
compliance with the terms and provisions of this Notice.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2018, Texas Instruments Incorporated

You might also like